Recent Searches

You haven't searched anything yet.

13 Design Verification Engineer Jobs in Melbourne, FL

SET JOB ALERT
Details...
Apple
Apple
Melbourne, FL | Full Time
$99k-115k (estimate)
7 Days Ago
TSS Solutions
Melbourne, FL | Full Time
$107k-124k (estimate)
1 Day Ago
Apple
Apple
Melbourne, FL | Full Time
$73k-88k (estimate)
7 Days Ago
TSS Solutions
Melbourne, FL | Full Time
$99k-116k (estimate)
0 Months Ago
Azure Summit Technology
Melbourne, FL | Full Time
$77k-90k (estimate)
2 Weeks Ago
Azure Summit Technology
Melbourne, FL | Full Time
$76k-89k (estimate)
3 Months Ago
Apple
Apple
Melbourne, FL | Full Time
$126k-144k (estimate)
11 Months Ago
Actalent
Melbourne, FL | Other
$67k-83k (estimate)
4 Months Ago
Apple
Apple
Melbourne, FL | Full Time
$95k-116k (estimate)
2 Months Ago
Azure Summit Technology
Melbourne, FL | Full Time
$105k-122k (estimate)
1 Month Ago
Azure Summit Technology
Melbourne, FL | Full Time
$81k-101k (estimate)
1 Month Ago
Triunity Software
Melbourne, FL | Full Time
$96k-113k (estimate)
4 Days Ago
Vastika
Melbourne, FL | Full Time
$96k-113k (estimate)
5 Days Ago
Design Verification Engineer
Apple
Apple Melbourne, FL
Apply
$73k-88k (estimate)
Full Time 7 Days Ago
Save

Apple is Hiring a Design Verification Engineer Near Melbourne, FL

Summary
Posted: Dec 13, 2022
Role Number: 200438203
At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for a progressive and unusually versatile Design Verification Engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day. Do your life's best work here at Apple! This role is for a DV engineer who will enable bug-free first silicon for the IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
Key Qualifications
  • Deep knowledge of System Verilog test-bench language and UVM
  • Validated experience developing scalable and portable test-benches
  • Validated experience with verification methodologies and tools such as simulators, waveform viewers, build/run automation, coverage collection, gate level simulations
  • Experience with IP verification methodology
  • In lieu of UVM knowledge, C/C authority knowledge
  • Significant experience with DDR PHY or Controller
  • Deep knowledge of one of the scripting languages: Python, Perl, TCL
  • Deep knowledge of formal verification methodology
Description
In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to the following: Develop detailed test and coverage plans based on the micro-architecture. Develop verification methodology suitable for the IP, ensuring scalable and portable environment. Develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. Develop verification plans for all features under your care. Implement verification plans, including design bring-up, DV environment bring-up, regression enabling for all features under your care, debug of the test failures. Develop block, IP and SoC level test-benches. Track and report DV progress using a variety of metrics, including bugs and coverage. Develop IP simulation environment, and work closely with analog team to ensure overall bug-free IP designs.
Education & Experience
BS degree in technical discipline with minimum 3 years of relevant experience. Apple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants.
Additional Requirements
Additional Requirements

Job Summary

JOB TYPE

Full Time

SALARY

$73k-88k (estimate)

POST DATE

04/23/2024

EXPIRATION DATE

05/08/2024

WEBSITE

applegroup.com

HEADQUARTERS

JONESBORO, AR

SIZE

25 - 50

FOUNDED

1993

TYPE

Private

CEO

MARY MARGARET SCHOLTENS

REVENUE

<$5M

INDUSTRY

Retail

Related Companies
About Apple

Apple Group provides embroidery and screen printing.

Show more

Apple
Temporary
$69k-90k (estimate)
Just Posted
Apple
Temporary
$69k-90k (estimate)
Just Posted
Apple
Full Time
$31k-42k (estimate)
Just Posted

The following is the career advancement route for Design Verification Engineer positions, which can be used as a reference in future career path planning. As a Design Verification Engineer, it can be promoted into senior positions as a Product Design Engineer II that are expected to handle more key tasks, people in this role will get a higher salary paid than an ordinary Design Verification Engineer. You can explore the career advancement for a Design Verification Engineer below and select your interested title to get hiring information.

Apple
Full Time
$113k-129k (estimate)
11 Months Ago
TSS Solutions
Full Time
$99k-116k (estimate)
0 Months Ago
Azure Summit Technology
Full Time
$77k-90k (estimate)
2 Weeks Ago