Recent Searches

You haven't searched anything yet.

11 Design Verification Engineer Jobs in Melbourne, FL

SET JOB ALERT
Details...
Northrop Grumman
Melbourne, FL | Full Time
$95k-115k (estimate)
5 Days Ago
Apple
Apple
Melbourne, FL | Full Time
$79k-99k (estimate)
2 Days Ago
Apple
Apple
Melbourne, FL | Full Time
$73k-88k (estimate)
4 Days Ago
TSS Solutions
Melbourne, FL | Full Time
$99k-116k (estimate)
1 Month Ago
Azure Summit Technology
Melbourne, FL | Full Time
$77k-90k (estimate)
1 Month Ago
Azure Summit Technology
Melbourne, FL | Full Time
$76k-89k (estimate)
4 Months Ago
Apple
Apple
Melbourne, FL | Full Time
$108k-126k (estimate)
0 Months Ago
Azure Summit Technology
Melbourne, FL | Full Time
$81k-101k (estimate)
2 Months Ago
Azure Summit Technology
Melbourne, FL | Full Time
$105k-122k (estimate)
2 Months Ago
Triunity Software
Melbourne, FL | Full Time
$96k-113k (estimate)
3 Weeks Ago
Vastika
Melbourne, FL | Full Time
$96k-113k (estimate)
3 Weeks Ago
Design Verification Engineer
Apple
Apple Melbourne, FL
Apply
$73k-88k (estimate)
Full Time 4 Days Ago
Save

Apple is Hiring a Design Verification Engineer Near Melbourne, FL

Summary
Posted: Dec 6, 2022
Role Number: 200440971
At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for a visionary and unusually talented Design Verification Engineer. As a member of our dynamic group, you will have the rare and rewarding opportunity to craft upcoming products that will delight and inspire millions of Apple's customers every single day. Do your life's best work here at Apple! This role is for a design verification engineer who will enable bug-free first silicon for the IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
Key Qualifications
  • Some working knowledge of SystemVerilog test-bench language and UVM
  • Experience developing scalable and portable test-benches
  • Experience with verification methodologies and tools such as simulators, waveform viewers, build and run automation, coverage collection, gate level simulations
  • Experience with different DDR protocols including Low power version
  • Should have been in technical lead position
  • Experience with IP verification methodology for IPs such as PHYs, PLLs etc.
  • Working knowledge of one of the scripting languages: Python, Perl, TCL
Description
In this role, you will be responsible for ensuring a bug-free first silicon for part of the SoC / IP and are expected to: Lead and develop detailed test and coverage plans based on the micro-architecture. Drive verification methodology suitable for the IP, ensuring a scalable and portable environment. Develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. Develop verification plans for all features under your care. Execute verification plans, including design bring-up, Design Verification environment bring-up, regression enabling for all features under your care, de-bug of the test failures. Develop block, IP and SoC level test-benches Track and report Design Verification progress using a variety of metrics, including bugs and coverage. Develop IP simulation environment and work closely with analog team to ensure overall bug-free IP design.
Education & Experience
BS degree in technical discipline with minimum 10 years of relevant experience. Apple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants.
Additional Requirements
Additional Requirements

Job Summary

JOB TYPE

Full Time

SALARY

$73k-88k (estimate)

POST DATE

05/17/2024

EXPIRATION DATE

06/03/2024

WEBSITE

applegroup.com

HEADQUARTERS

JONESBORO, AR

SIZE

25 - 50

FOUNDED

1993

TYPE

Private

CEO

MARY MARGARET SCHOLTENS

REVENUE

<$5M

INDUSTRY

Retail

Related Companies
About Apple

Apple Group provides embroidery and screen printing.

Show more

Apple
Temporary
$71k-94k (estimate)
Just Posted
Apple
Full Time|Part Time|Temporary
$41k-60k (estimate)
Just Posted

The following is the career advancement route for Design Verification Engineer positions, which can be used as a reference in future career path planning. As a Design Verification Engineer, it can be promoted into senior positions as a Product Design Engineer II that are expected to handle more key tasks, people in this role will get a higher salary paid than an ordinary Design Verification Engineer. You can explore the career advancement for a Design Verification Engineer below and select your interested title to get hiring information.

Apple
Full Time
$113k-129k (estimate)
0 Months Ago
TSS Solutions
Full Time
$99k-116k (estimate)
1 Month Ago
Azure Summit Technology
Full Time
$77k-90k (estimate)
1 Month Ago