Recent Searches

You haven't searched anything yet.

2 ASIC RTL/SoC Design Engineer Jobs in Fremont, CA

SET JOB ALERT
Details...
TetraMem INC
Fremont, CA | Full Time
$155k-185k (estimate)
6 Months Ago
TetraMem INC
Fremont, CA | Full Time
$111k-132k (estimate)
1 Week Ago
ASIC RTL/SoC Design Engineer
TetraMem INC Fremont, CA
$155k-185k (estimate)
Full Time 6 Months Ago
Save

sadSorry! This job is no longer available. Please explore similar jobs listed on the left.

TetraMem INC is Hiring an ASIC RTL/SoC Design Engineer Near Fremont, CA

Company Description

TetraMem is a fast-growing well-funded startup company working on the next generation of computing platforms with unique ReRAM-based in-memory computing technologies. We are hiring in multiple positions from software to hardware.

We offer a very competitive compensation, commensurate with experience, and a full benefits package including medical, professional PTO, 401k, and other perks.

Job Description

  • Lead RTL design, simulation, and verification efforts for TetraMem ASIC/SoC products, ensuring robust and efficient designs.

  • Integrate and validate IP blocks within the larger system, ensuring seamless functionality and compatibility.

  • Thoroughly comprehend both internal and external requirements, conducting Power, Performance, and Area (PPA) analysis to optimize design trade-offs.

  • Collaborate closely with the backend team, participating in RTL coding, implementation, and synthesis stages to ensure successful tapeout.

  • Develop and maintain reusable internal intellectual properties (IPs) tailored for AI and/or in-memory computing applications.

  • Provide crucial support for Post-Si testing and validation, diagnosing and rectifying issues to ensure the overall functionality and quality of the product.

  • Play a mentorship role by guiding and coaching junior engineers, sharing expertise and best practices to foster their professional growth.

  • Contribute to design reviews and cross-functional discussions, offering insights and recommendations to enhance product performance and reliability.

  • Stay up-to-date with industry trends and advancements in RTL design methodologies, integrating innovative techniques to improve product quality and efficiency.

  • Collaborate with cross-functional teams, including software, architecture, and verification teams, to achieve cohesive and successful product development and delivery.

Qualifications

  • MS with 5 years of experience or PhD in Electrical Engineering with emphasis on RTL/SoC/digital design

  • Experience with Verilog and system Verilog

  • Experience with VCS, Verdi or other industry standard tools

  • Experience with pre-layout simulation and post-layout simulation

  • Understanding of the design flow. Ability to work with the backend team

  • Familiarity with AMBA APB AXI Protocol

  • Familiarity with RISC/Arm or other core architectures

  • Ability to create innovative architecture and solutions to customer requirements

  • Ability to work in startup environment and work both independently and as a team player, with the ability to provide technical leadership to other members of the engineering team.

Experience in one or more of the following areas considered a strong plus:

  • FPGA/ASIC design of image processing systems

  • Working knowledge of SoC architecture such as CPU, GPU or accelerators

  • Familiarity with: UVM, place-and-route, STA, EM/IR/Power

Additional Information

All your information will be kept confidential according to EEO guidelines.

Job Summary

JOB TYPE

Full Time

SALARY

$155k-185k (estimate)

POST DATE

11/23/2023

EXPIRATION DATE

05/12/2024

WEBSITE

tetramem.com

HEADQUARTERS

Newark, CA

SIZE

<25

Show more

TetraMem INC
Full Time
$117k-142k (estimate)
1 Week Ago
TetraMem INC
Full Time
$105k-127k (estimate)
2 Months Ago
TetraMem INC
Full Time
$89k-111k (estimate)
6 Months Ago