Recent Searches

You haven't searched anything yet.

13 Design For Test (DFT) Engineer Jobs in Allentown, PA

SET JOB ALERT
Details...
Intel
Allentown, PA | Full Time
$99k-120k (estimate)
1 Week Ago
Infinera
Allentown, PA | Full Time
$98k-119k (estimate)
3 Days Ago
gpac
gpac
Allentown, PA | Full Time
$98k-121k (estimate)
3 Days Ago
gpac
gpac
Allentown, PA | Full Time
$86k-107k (estimate)
Just Posted
Johnson, Mirmiran, and Thompson Inc.
Allentown, PA | Full Time
$85k-104k (estimate)
2 Months Ago
CDR Companies, LLC
Allentown, PA | Full Time
$82k-101k (estimate)
3 Months Ago
hntb
Allentown, PA | Full Time
$87k-107k (estimate)
8 Months Ago
Microchip - USA
Allentown, PA | Full Time
$86k-107k (estimate)
1 Month Ago
Microchip - USA
Allentown, PA | Full Time
$93k-111k (estimate)
4 Months Ago
Microchip - USA
Allentown, PA | Full Time
$93k-111k (estimate)
4 Months Ago
B. Braun Medical Inc
Allentown, PA | Full Time
$121k-143k (estimate)
3 Weeks Ago
B. Braun Medical Inc
Allentown, PA | Full Time
$71k-87k (estimate)
3 Weeks Ago
TRC Worldwide Engineering
Allentown, PA | Full Time
$95k-120k (estimate)
0 Months Ago
Design For Test (DFT) Engineer
Intel Allentown, PA
$99k-120k (estimate)
Full Time | Semiconductor 1 Week Ago
Save

sadSorry! This job is no longer available. Please explore similar jobs listed on the left.

Intel is Hiring a Design For Test (DFT) Engineer Near Allentown, PA

Job Details

Job Details:
Job Description:
Do Something Wonderful!
Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow. Want to learn more? Visit our YouTube Channel or the links below!
  • Life at Intel
  • Diversity at Intel
The Network and Edge group (NEX) at Intel drives the software-defined transformation of the world's infrastructure - in data centers, in networks, and at the edge. We are a team of problem solvers, experimenters, and innovators who are dedicated to designing the network technologies that currently lead and continue to transform data-center and AI ecosystems.
Exciting opportunity to be a part of XNE DFT team.
The Design-for-Test (DFT) Implementation Engineer is a challenging and cutting-edge position working as part of a team to implement Design-for-Test capabilities on state-of-the-art silicon designs. You will be working with both external tier-1 customers and internal product design teams during their ASIC design cycle as they develop System-on-a-Chip (SoC) solutions utilizing CMOS cell-based ASIC technologies, along with integrated high-performance SerDes functions, embedded microprocessors, and high-speed memory interface IP.
You will be responsible for development of the SoC Test Implementation plan describing the strategies to address the DFT requirements for the design, planning of the hierarchical test architecture, insertion of DFT structures, generation, simulation, and validation of test patterns for both DFT logic verification and for HVM ATE testing of the design, supporting the Static Timing Analysis (STA) team for the timing closure for the DFT modes of the design, and for supporting the Test Engineering team during silicon bring-up. You will also work closely with internal Test Methodology team and IP development teams.
The DFT Engineer should possess the following behavioral traits.
  • Excellent teamwork skills including ability to work with multiple and remote groups worldwide.
  • Motivated self-starter, with strong ability to work independently as well as in a team environment.
  • Strong verbal and written communication skills in English.
  • Flexibility and maturity in facing uncertainties and changing priorities/responsibilities.
  • Act with velocity and a strong sense of urgency.
  • Respect cultural diversity and sensitivity.
  • Agility in learning, improving, and innovating.
Qualifications:
What we need to see (Minimum Qualifications):
  • Master's degree in electrical or computer engineering with 4 years of industry experience or bachelor's degree with 6 years of industry experience.
  • 6 years of experience in Design-For-Test (DFT) principles such as SCAN for logic testing, BIST and repair for memory test, or JTAG Boundary SCAN.
  • 6 years of experience in Test insertion, test pattern generation, simulation, and verification. 6 years of experience in Industry-standard DFT tools such as Mentor Graphics Tessent, Synopsys DFT Compiler, DFTMax, TetraMax.
How to Stand out (Preferred Qualifications):
  • Master's degree in electrical or computer engineering with 12 years of industry experience or bachelor's degree with 15 years of industry experience.
  • Knowledge of manufacturing tester capabilities, Automatic Test Equipment (ATE), and test program experience
  • Knowledge of DFT integration of IP (e.g. DDR, SerDes, PLL's) into an SoC
  • Static Timing Analysis, Synopsys PrimeTime, constraints and timing path debug
  • Scripting Languages, e.g., PERL, TCL/Tk, Python.
  • DFT architecture development and planning for an SoC
Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Amazing Benefits!
Here at Intel, we invest in our people. Beyond health, dental, and retirement benefits, Intel's benefits package includes 14 paid holidays per calendar year, three weeks of paid vacation, and four-week paid sabbatical every four years of employment. Intel also offers employees five bonuses per year dependent on overall company and personal performance, and an employee stock purchase program. Find more information about our Amazing Benefits here: ;br>
Job Type:
Experienced Hire
Shift:
Shift 1 (United States of America)
Primary Location:
US, Pennsylvania, Allentown
Additional Locations:
US, California, Santa Clara, US, Texas, Austin
Business group:
Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here: ;br>
Annual Salary Range for jobs which could be performed in
US, California:$144,501.00-$217,311.00
Salary range dependent on a number of factors including location and experience.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Job Summary

JOB TYPE

Full Time

INDUSTRY

Semiconductor

SALARY

$99k-120k (estimate)

POST DATE

04/24/2024

EXPIRATION DATE

04/24/2024

WEBSITE

intel.com

HEADQUARTERS

SANTA CLARA, CA

SIZE

>50,000

FOUNDED

1968

TYPE

Public

CEO

PATRICK GELSINGER

REVENUE

>$50B

INDUSTRY

Semiconductor

Related Companies
About Intel

Intel is a California based technology company that designs and builds processors, motherboards, electronic disk, storage devices and mobile chips.

Show more

Intel
Full Time
$31k-39k (estimate)
Just Posted
Intel
Full Time
$47k-64k (estimate)
Just Posted
Intel
Full Time
$47k-63k (estimate)
Just Posted