Recent Searches

You haven't searched anything yet.

6 Senior/Lead Digital ASIC Design Verification Engineer (remote) Jobs in Phoenix, AZ

SET JOB ALERT
Details...
Accenture
Phoenix, AZ | Full Time
$105k-123k (estimate)
1 Day Ago
SSi People
Phoenix, AZ | Full Time
$72k-86k (estimate)
1 Week Ago
Chelsea Search Group
Phoenix, AZ | Full Time
$124k-142k (estimate)
4 Weeks Ago
Chelsea Search Group
Phoenix, AZ | Full Time
$124k-142k (estimate)
3 Weeks Ago
Chelsea Search Group
Phoenix, AZ | Full Time
$119k-141k (estimate)
1 Week Ago
Chelsea Search Group
Phoenix, AZ | Full Time
$124k-142k (estimate)
1 Month Ago
Senior/Lead Digital ASIC Design Verification Engineer (remote)
$124k-142k (estimate)
Full Time | Business Services 4 Weeks Ago
Save

Chelsea Search Group is Hiring a Remote Senior/Lead Digital ASIC Design Verification Engineer (remote)

Senior/Lead Digital ASIC Design Verification Engineer
Remote/work from any US location
Full-time/Direct-hire Benefits
US Citizen or US Permanent Resident only
Essential Duties and Qualifications:
• Reviewing and editing target specifications as required for completeness and feasibility.
• Developing architectures and specifications for complex design blocks and SOCs
• Implementing complex digital designs using reusable RTL methods (Verilog, VHDL, SystemVerilog)
• Complex computational architectures and algorithms, such as multi-rate/DSP and µP design
• Modern verification methods, incl. directed/constrained-random stimuli, assertions, TLM and UVM
• Collaborative creation of comprehensive verification plans and coverage metrics
• Multi-supply-domain and UPF methods
• Constraining and synthesizing digital designs to target cell libraries.
• Static timing, power, and SI analyses of complex digital designs
• Supporting place & route efforts, incl. P/G and floorplanning, timing and physical constraints, gated CTS, MCMM setups, back-annotation, timing closure, equivalence checking
• Planning, implementing, and analyzing designs for DFT, test hooks, and scan/ATPG/JTAG/BIST, and supporting production test with ATE patterns (ATPG and functional) and timeset definitions.
• Proficiency with Synopsys EDA, incl. DC-Topo, VCS-MX, PrimeTime, Formality, TetraMAX
• Proficiency with Mentor EDA, incl. Questa, ADMS, Tessent
• Modern revision-control tools and best-practices in a collaborative, multi-site design community
• Proficiency with UNIX/Linux incl. shell scripting, text utilities (e.g. sed, awk, grep), using Modules, high-level programming such as C/C , PERL/Python/TCL scripting.
• Proficiency with Windows apps, incl. Word, Excel, PowerPoint, Visio, Project, PDF conversion
Requirements:
• 7 years of direct industry experience with ASIC and/or SoC design
• BSEE/MSEE or equivalent
• Strong background in RTL based digital IC design using Verilog/SystemVerilog
• Proven track record of first-pass successes
• Self-starter with the ability to assume leadership roles.
• Ability to work well in a diverse team environment.
• Willingness to mentor engineers.
• Experience with industry standard development tools and methodologies.

Job Summary

JOB TYPE

Full Time

INDUSTRY

Business Services

SALARY

$124k-142k (estimate)

POST DATE

05/24/2024

EXPIRATION DATE

07/23/2024

WEBSITE

chelsearecruiters.com

HEADQUARTERS

Minneapolis, MN

SIZE

<25

INDUSTRY

Business Services

Show more