Demo

Senior ASIC Physical Design Engineer, Netlisting

Union Image
Santa Clara, CA Full Time
POSTED ON 4/17/2026
AVAILABLE BEFORE 10/13/2026
Senior ASIC Physical Design Engineer, Netlisting US, CA, Santa Clara +1 more Job Description Company Job Requisition ID JR2010852 Job Category Engineering Time Type Full time NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to solve, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence. We are now looking for a motivated Senior ASIC Physical Design Engineer, Netlisting to join our dynamic and growing team. If you want to challenge yourself and be a part of something great, join us today! NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing! More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to tackle, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence. What you'll be doing: You will drive physical design of high-frequency and low-power CPUs, GPUs, SoCs at block level, cluster level, and/or full chip level, with a focus on netlist-related aspects such as equivalence checking, asynchronous checking including clock domain crossing checks and MTBF analysis, logic synthesis, netlist quality checks, etc. Help in all aspects of physical design, such as driving timing convergence, timing constraints generation and management, and ECO generation and implementation. What we need to see: BS (or equivalent experience) in Electrical or Computer Engineering with 5+ years’ experience or MS (or equivalent experience) with 3+ years’ experience. Expertise in logic equivalence checking/FV required from RTL to tapeout with industry-standard tools. Deep understanding of hardware architecture and hands-on skills in RTL/logic design for timing closure. Experience in clock-domain-crossing checking, MTBF analysis, either with industry-standard tools or in-house tools. Background with logic synthesis at either block or full-chip level, at project execution and/or flow development. Strong experience in full-chip/sub-chip Static Timing Analysis (STA), timing constraints generation and management, and timing convergence. Expertise and in-depth knowledge of industry standard EDA tools in related fields. Proficiency in programming and scripting languages, such as, Perl, TCL, Make, Python, etc. Ways to stand out from the crowd: Experience in logic synthesis and equivalence checking/FV. Familiarity with industry tools and flow. Strong hands-on debugging capability and problem-solving skills. Background in DFT timing closure for various modes e.g. scan shift and capture, transition faults, BIST, etc. Candidates who demonstrate experience or a strong drive to improve workflows and productivity through effective AI utilization will stand out. NVIDIA is widely considered to be the leader of AI computing, and one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 218,500 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4. You will also be eligible for equity and benefits. Applications for this job will be accepted at least until March 22, 2026. This posting is for an existing vacancy. NVIDIA uses AI tools in its recruiting processes. NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Salary : $136,000 - $218,500

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior ASIC Physical Design Engineer, Netlisting?

Sign up to receive alerts about other jobs on the Senior ASIC Physical Design Engineer, Netlisting career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Union Image

  • Union Image Santa Clara, CA
  • Senior Linux Kernel Systems Software Engineer – CSP Engagements US, CA, Santa Clara +3 more Job Description Company Job Requisition ID JR2015287 Job Catego... more
  • 1 Day Ago

  • Union Image Santa Clara, CA
  • AI Hardware Architect US, CA, Santa Clara +1 more Job Description Company Job Requisition ID JR2015198 Job Category Engineering Time Type Full time NVIDIA ... more
  • 1 Day Ago

  • Union Image Santa Clara, CA
  • Senior Site Reliability Engineer - HPC US, CA, Santa Clara +2 more Job Description Company Job Requisition ID JR2013271 Job Category Engineering Time Type ... more
  • 1 Day Ago

  • Union Image Austin, TX
  • Compiler Verification Engineer, Compute Performance – GPU US, TX, Austin +1 more Job Description Company Job Requisition ID JR2010819 Job Category Engineer... more
  • 2 Days Ago


Not the job you're looking for? Here are some other Senior ASIC Physical Design Engineer, Netlisting jobs in the Santa Clara, CA area that may be a better fit.

  • NVIDIA and Careers Santa Clara, CA
  • NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fuel... more
  • 1 Month Ago

  • E-Space Saratoga, CA
  • Ready to make connectivity from space universally accessible, secure and actionable? Then you’ve come to the right place! E-Space is bridging Earth and spa... more
  • 7 Days Ago

AI Assistant is available now!

Feel free to start your new journey!