Demo

Senior ASIC Design Verification Engineer

Persimmons
San Jose, CA Full Time
POSTED ON 11/23/2025
AVAILABLE BEFORE 1/23/2026

Who we are:

Persimmons is building the infrastructure that will power the next decade of AI. Founded in 2023 by veteran technologists from the worlds of semiconductors, AI systems, and software innovation, We’re on a mission to enable smarter devices, more sustainable data centers, and entirely new applications the world hasn’t imagined yet.

Why join us:

We’re growing fast and looking for bold thinkers, builders, and curious problem-solvers who want to push the limits of AI hardware and software. If you're ready to join a world-class team and play a critical role in making a global impact - we want to talk to you.

What you’ll do:

As a Senior ASIC Design Verification Engineer, you will be responsible for verifying critical blocks in the Persimmons inference chiplet that will run the smallest to largest AI models. Your primary duties and responsibilities include:

  • Lead comprehensive verification planning and execution for fabric-level and full-chip designs, ensuring robust validation across all design hierarchies.
  • Collaborate cross-functionally with architecture, firmware, and design teams to develop detailed test plans that validate implementation against specifications and requirements.
  • Design and implement advanced testbenches featuring constrained random stimulus generation, intelligent checkers, comprehensive scoreboards, and targeted assertions to ensure design correctness and coverage.
  • Architect and execute verification strategies encompassing test planning, coverage analysis, automated regression management, and data-driven insights to maximize verification efficiency and quality.
  • Drive verification excellence through established methodologies including structured code reviews, agile sprint planning, and systematic feature deployment processes.
  • Innovate verification approaches by researching and implementing next-generation methodologies, automated flows, and emerging technologies including AI-driven verification tools.

What You Bring To The Table:

  • Educational Foundation: Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related technical discipline.
  • Proven Experience: 7-10 years of hands-on verification experience spanning test plan development, simulation environment creation, test implementation, and complex debugging across diverse IP blocks, SoCs, and system-level designs.
  • Specialized Expertise: Demonstrated proficiency in fabric-level and chip-level verification methodologies and best practices.
  • Technical Mastery: Advanced skills in SystemVerilog/Verilog, UVM methodology, and C/C programming, including embedded code development and validation for RISC-based processors.
  • Verification Leadership: Established track record in creating scalable verification flows, implementing coverage-driven verification strategies, and developing assertion-based verification frameworks.

  • Competitive salary and benefits package
  • Flexible PTO
  • 401k

Please note: Our organization does not accept unsolicited candidate submissions from external recruiters or agencies. Any such submissions, regardless of form (including but not limited to email, direct messaging, or social media), shall be deemed voluntary and shall not create any express or implied obligation on the part of the organization to pay any fees, commissions, or other compensation. Direct contact of employees, officers, or board members regarding employment opportunities is strictly prohibited and will not receive a response.

Salary.com Estimation for Senior ASIC Design Verification Engineer in San Jose, CA
$190,255 to $222,612
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior ASIC Design Verification Engineer?

Sign up to receive alerts about other jobs on the Senior ASIC Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$148,779 - $177,789
Income Estimation: 
$113,143 - $125,853
Income Estimation: 
$73,727 - $94,067
Income Estimation: 
$88,984 - $115,784
Income Estimation: 
$92,017 - $124,111
Income Estimation: 
$90,707 - $120,959
Income Estimation: 
$91,486 - $118,193
Income Estimation: 
$92,017 - $124,111
Income Estimation: 
$111,369 - $141,168
Income Estimation: 
$117,871 - $153,580
Income Estimation: 
$109,939 - $144,341
Income Estimation: 
$114,500 - $144,633
Income Estimation: 
$117,871 - $153,580
Income Estimation: 
$131,745 - $167,716
Income Estimation: 
$144,503 - $184,592
Income Estimation: 
$102,541 - $137,871
Income Estimation: 
$153,752 - $200,235
Income Estimation: 
$144,503 - $184,592
Income Estimation: 
$150,756 - $194,140
Income Estimation: 
$172,191 - $221,861
Income Estimation: 
$114,549 - $164,025
Income Estimation: 
$153,752 - $200,235
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Persimmons

Persimmons
Hired Organization Address San Jose, CA Full Time
Who we are: Persimmons is building the infrastructure that will power the next decade of AI. Founded in 2023 by veteran ...

Not the job you're looking for? Here are some other Senior ASIC Design Verification Engineer jobs in the San Jose, CA area that may be a better fit.

Senior ASIC Design Verification Engineer

ethernovia, San Jose, CA

AI Assistant is available now!

Feel free to start your new journey!