Demo

Senior Validation Engineering Manager DDR

OSI Engineering
San Jose, CA Full Time
POSTED ON 4/17/2026
AVAILABLE BEFORE 5/17/2026

Senior Validation Engineering Manager DDR4/DDR5


A leading chip and silicon IP provider is seeking an experienced Validation Manager to join its Memory Interface Chip business unit. In this role, you’ll collaborate with some of the industry’s top engineers and innovators to develop products that make data faster, more efficient, and more secure.

This is a hands-on technical management role and requires approximately 20–30% day-to-day technical work alongside leadership responsibilities.


Key Focus Areas & Technical Expertise

  • Bench validation and electrical characterization of high-performance memory buffer chips
  • DDR4/DDR5 memory characterization and validation
  • Strong Python coding skills – must be capable of developing automation scripts and lab tools
  • Experience with SerDes or PCIe/PCIe PHY high-speed interfaces
  • Solid understanding of signal integrity, power integrity, and high-speed I/O characterization


Responsibilities

  • Lead and directly contribute to hands-on bench validation and electrical characterization activities (20–30% of time)
  • Manage and mentor a small team of 2–5 validation engineers, ensuring technical excellence and project alignment
  • Partner with Design, Architecture, Verification, and Operations teams to deliver top-quality buffer chip products
  • Develop and continuously refine validation methodologies, improving design coverage, efficiency, and time-to-market
  • Collaborate with internal and external partners for test equipment sourcing, PCB fabrication, and assembly
  • Develop automation frameworks and Python-based validation scripts for data collection and analysis
  • Define and execute test methodologies to validate silicon designs against specifications
  • Contribute to project planning, budgeting, and resource allocation


Qualifications

  • B.S. or M.S. in Electrical Engineering or related field
  • 5 years of hands-on bench validation experience in semiconductor or system-level environments
  • Proven experience with DDR4/DDR5 memory interfaces and processor/memory system architectures
  • Demonstrated proficiency in Python scripting for validation, automation, and data analysis
  • Background in SerDes or PCIe PHY characterization is highly desired
  • Strong understanding of electrical characterization, signal integrity, and power integrity
  • Experience managing small teams or leading technical projects as an individual contributor with leadership responsibilities
  • Experience with ATE or system-level testing is a plus
  • Excellent communication, organizational, and cross-functional collaboration skills


Location: San Jose, CA (Relocation assistance available)

Duration: Fulltime

Salary Range: $136,000 to $252,600 (DOE)

Compensation: Medical, Vision and Dental Plan. Bonus: 20% RSUs: $145K total, vesting over 4 years.


Submit resume to Jobs@OSIengineering.com

No 3rd party agencies or C2C


Abel Lara | 408.550.2800 x119

Abel@OSIengineering.com

Salary : $136,000 - $252,600

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior Validation Engineering Manager DDR?

Sign up to receive alerts about other jobs on the Senior Validation Engineering Manager DDR career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$172,572 - $208,062
Income Estimation: 
$213,144 - $271,444
Income Estimation: 
$124,420 - $155,868
Income Estimation: 
$169,105 - $208,220
Income Estimation: 
$177,520 - $228,955
Income Estimation: 
$151,448 - $188,145
Income Estimation: 
$176,972 - $219,172
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at OSI Engineering

  • OSI Engineering California, CA
  • A globally leading consumer device company headquartered in Cupertino, CA is seeking a strategic, creative, and highly collaborative UX Strategist to suppo... more
  • 8 Days Ago

  • OSI Engineering Cupertino, CA
  • A globally leading consumer device company headquartered in Cupertino, CA is looking for Tools and Automation Engineer to join their Quality Engineering te... more
  • 8 Days Ago

  • OSI Engineering Cupertino, CA
  • A globally leading consumer device company headquartered in Cupertino, CA is seeking a detail-oriented and proactive Compliance & Privacy Enginee r to join... more
  • 9 Days Ago

  • OSI Engineering Austin, TX
  • A globally leading consumer device company headquartered in Cupertino, CA is looking for a NPI Materials Program Manager . This role is responsible for mat... more
  • 11 Days Ago


Not the job you're looking for? Here are some other Senior Validation Engineering Manager DDR jobs in the San Jose, CA area that may be a better fit.

  • Talentry San Jose, CA
  • Senior Manager, Validation Engineering Atlanta, GA or San Jose, CA (Hybrid: 3 days/week in office) Overview Join a premier chip and silicon IP provider's M... more
  • 9 Days Ago

  • Capgemini Engineering Santa Clara, CA
  • At Capgemini Engineering, the world leader in engineering services, we bring together a global team of engineers, scientists, and architects to help the wo... more
  • Just Posted

AI Assistant is available now!

Feel free to start your new journey!