Demo

Technical Chief of Staff for ASIC Engineering

asteralabs
San Jose, CA Full Time
POSTED ON 11/23/2025
AVAILABLE BEFORE 1/20/2026

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at www.asteralabs.com.

Role Summary
We are seeking a technically strong Chief of Staff to the Head of Engineering who will also lead Engineering Program Management across Silicon Engineering. This role is a force-multiplier for Engineering leadership — driving org scale, decision velocity, and execution rigor. The ideal candidate brings deep technical fluency, structured problem-solving, and the ability to drive outcomes through influence rather than hierarchy. The role is fully in person in San Jose.

Responsibilities — What You Will Own

1) Chief of Staff to Head of Engineering

•    Drive operational cadence: engineering all hands, staff meetings, agenda/material prep, tech talks, university engagements, action follow-through, and leadership syncs. 
•    Frame and resolve high-leverage decisions — proactively surface blockers (technical, operational, organizational) before they escalate. 
•    Manage escalations and organizational friction — diagnose root causes, coordinate resolution paths, and ensure durable fixes.
•    Partner cross-functionally with Hardware, Product, and Quality teams to ensure clarity of communication, alignment on priorities, and disciplined follow-through on decisions.
•    Support org design, headcount planning, and hiring prioritization for engineering teams.
•    Maintain alignment across functions through clear messaging and communication, validate exitance and validation of processes
•    Navigate org dynamics, build trust, and constructively challenge assumptions; maintain psychological safety.
•    Support the head of engineering with administrative and org related activities

2) Lead ASIC Tape out Management  (Silicon Programs)

•    Status management — collect and track status across functions contributing to ASIC tapeouts.
•    Milestone tracking — maintain methodology checklists and boundary agreements to ensure schedule adherence.
•    IP and vendor tracking — own visibility into IP deliveries, version inventory, vendor issues, and escalation loops.
•    Quality & documentation — monitor quality KPIs, ensure engineering documentation completeness.
•    Requirements tracking — ensure PRDs/features are captured, tracked, baselined.
•    Resource monitoring — track compute, hardware, storage consumption and thresholds.
•    Internal reporting — generate status reporting for Silicon Engineering leadership.


3) Influence Without Authority

•    Drive cross-engineering outcomes through credibility, clarity, and follow-through — not hierarchy.
•    Create order in ambiguous spaces; shape scope where it is undefined.

Qualifications

•    10 years in semiconductor/SoC/ASIC or adjacent high-complexity engineering environment (e.g., CPU/IP/System companies).
•    Proven success in Chief of Staff, Staff Program Manager, TPM Director, or similar technical leadership-enablement role.  
•    Strong technical acumen — able to understand engineering trade-offs and make decisions with limited information, challenge assumptions, and earn credibility with senior ICs.
•    Demonstrated experience running program cadence for complex silicon programs (tapeout, IP integration, etc.).
•    Proven ability to organize complex workflows and drive consistent follow-through.
•    High EQ and organizational awareness; can navigate tension and align diverse viewpoints. 
•    Exceptional written/verbal communication, structured thinking, and execution discipline.
•    Prior experience in leading RTL2GDSII chip design is a huge plus.

What Success Looks Like

•    Engineering leadership spends more time on strategic and technical decisions, less on coordination.
•    Milestones hit with fewer escalations and clearer accountability.
•    Status, risks, and decisions are crisp — never ad hoc or late.
•    Teams feel supported, not policed — trust increases, friction decreases without compromising on accountability  .
•    Ambiguity decreases over time as clarity and execution rhythm scale with the org.

Salary range is $216,000 to $300,000 depending on experience, level, and business need. This role may be eligible for discretionary bonus, incentives and benefits.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ and non-binary people, veterans, parents, and individuals with disabilities.

Salary : $216,000 - $300,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Technical Chief of Staff for ASIC Engineering?

Sign up to receive alerts about other jobs on the Technical Chief of Staff for ASIC Engineering career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$213,354 - $274,761
Income Estimation: 
$277,105 - $362,555
Income Estimation: 
$151,448 - $188,145
Income Estimation: 
$203,425 - $249,816
Income Estimation: 
$213,375 - $267,876
Income Estimation: 
$190,687 - $235,769
Income Estimation: 
$90,032 - $105,965
Income Estimation: 
$111,859 - $131,446
Income Estimation: 
$110,457 - $133,106
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$122,763 - $145,698
Income Estimation: 
$190,687 - $235,769
Income Estimation: 
$218,238 - $263,470
Income Estimation: 
$213,354 - $274,761
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at asteralabs

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating ... more
  • 14 Days Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 4 Days Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating ... more
  • 5 Days Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 10 Days Ago


Not the job you're looking for? Here are some other Technical Chief of Staff for ASIC Engineering jobs in the San Jose, CA area that may be a better fit.

  • Cisco San Jose, CA
  • The application window is expected to close on: January 20th, 2026. Job posting may be removed earlier if the position is filled or if a sufficient number ... more
  • 17 Days Ago

  • Netpreme Santa Clara, CA
  • About The Role We are seeking experienced Senior ASIC Designers. This role demands proven technical expertise in advanced ASIC design flows, and leadership... more
  • 23 Days Ago

AI Assistant is available now!

Feel free to start your new journey!