Demo

Senior Digital Design Engineer (AI Fabric)

asteralabs
San Jose, CA Full Time
POSTED ON 4/22/2026
AVAILABLE BEFORE 5/21/2026

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Overview
Join our team as Senior Digital Design Engineer to contribute to the design and implementation of next-generation digital designs for high-performance connectivity solutions. You'll work on complex blocks from micro-architecture through silicon bring-up, collaborating with verification, PD, and DFT teams to deliver high-performance products in a fast-paced, collaborative environment.

Key Responsibilities

  • Own the RTL implementation of complex digital designs from micro-architecture through sign-off.
  • Collaborate with verification teams to review test plans and debug issues.
  • Support efforts to achieve timing closure and implement Design-for-Test (DFT) features.
  • Scripting and automation for ASIC methodology improvement.
  • Accountable for quality and overall design success with the support of senior engineers.

Required Qualifications
Education & Experience:

  • Bachelor’s degree in electrical engineering or equivalent
  • 3-8 years of experience developing SoC/silicon products in Server, Storage, and/or Networking markets

Digital Design Expertise:

  • Expertise in RTL coding with SystemVerilog and synthesis with Synopsys or Cadence.
  • Track record of delivering high quality digital designs from definition to production.
  • Experience with functional and formal verification at block and chip level. 
  • Understanding of clocking, CDC and RDC
  • Experience with CMOS nodes (≤7nm)

Protocols & Integration:

  • Familiarity with high-speed protocols—PCIe, Ethernet, DDR, or similar
  • Experience with IP development and integration

Tools & Methodologies:

  • Proven SystemVerilog and Python expertise in a production environment
  • Familiarity with Synopsys and/or Cadence digital design flows
  • Basic understanding of UVM-based verification methodologies

Professional Attributes:

  • Strong eagerness to learn and grow with the ability to balance multiple priorities in a dynamic environment
  • Good communication and collaboration skills; comfortable working cross-functionally with global teams
  • Self-directed learner who adapts quickly to changing requirements
  • Customer-focused mindset with the ability to prioritize and work independently to deliver high quality designs.

Preferred Qualifications

  • Experience with embedded firmware development or standard embedded processor subsystems (RISC-V, Arm, etc.) is a plus
  • Familiarity with design methodology, CAD automation, or design infrastructure that have improved team productivity or design quality is a plus

Base salary range is $160,000 USD-$195,000 USD, and will be determined based on the candidate's capabilities and employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ and non-binary people, veterans, parents, and individuals with disabilities.

Salary : $160,000 - $195,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at asteralabs

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 1 Day Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 1 Day Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 4 Days Ago

  • asteralabs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 4 Days Ago


Not the job you're looking for? Here are some other Senior Digital Design Engineer (AI Fabric) jobs in the San Jose, CA area that may be a better fit.

  • ACL Digital San Jose, CA
  • Strong experience in RTL synthesis (Cadence Genus / Fusion Compiler) with SDC constraints and QoR optimization Hands-on Static Timing Analysis (Tempus): se... more
  • 2 Days Ago

  • Astera Labs San Jose, CA
  • Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosy... more
  • 20 Days Ago

AI Assistant is available now!

Feel free to start your new journey!