Demo

Senior Design Automation Engineer - Front End Design Verification

Altera
San Jose, CA Full Time
POSTED ON 5/4/2026
AVAILABLE BEFORE 7/4/2026
Job Details

Job Description:

About Altera

Altera is at the forefront of enabling the future of advanced semiconductor solutions. We specialize in delivering world-class programmable logic devices, embedded systems, and high-performance accelerators that power cutting-edge applications across telecommunications, data centers, aerospace, and emerging AI workloads. Our culture thrives on innovation, collaboration, and excellence — empowering talented engineers to design breakthrough technologies that shape tomorrow.

Join us in our journey to becoming the world’s #1 FPGA company!

About The Role

Altera is seeking a Senior Design Automation Engineer to join our Design Methodology, Automation and Infrastructure Team.

This team is responsible for building and maintaining the core automation infrastructure that supports Altera’s FPGA design flows—from RTL to GDSII. In this role, you will play a critical part in scaling our internal design productivity, delivering highly automated, reliable, and efficient flow systems that accelerate development cycles for next-generation FPGA products.

Key Responsibilities of the Senior Design Automation Engineer include but are not limited to:

  • Develop, deploy, and support advanced design automation flows and methodologies for digital semiconductor design.
  • Create scripts, tooling customizations, and automation frameworks leveraging AI-driven tools and systems to streamline complex design processes.
  • Evaluate, integrate, and enhance EDA tools to improve design productivity, efficiency, and quality across the organization.
  • Automate repetitive design tasks, delivering solutions that are robust, scalable, maintainable, and aligned with long-term architecture.
  • Collaborate with design and verification teams to identify workflow bottlenecks and implement impactful process improvements.
  • Drive continuous improvement in design automation infrastructure, methodologies, and best practices.
  • Work closely with internal teams and external EDA vendors to resolve tool issues, influence roadmaps, and adopt new capabilities.

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.

$178,900 - $259,000 USD

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations.

Qualifications

Minimum Qualifications:

Bachelor’s Or Master’s Degree In Computer Science, Electrical Engineering, Or Related Field With 8 Years Of Relevant Industry Experience, Including

  • Hands-on experience with Front End RTL and or Design Verification EDA tools and FPGA/ASIC design flows (e.g.,VCS, Xcelium, SpyGlass).
  • Experience utilizing AI/ML-driven features within commercial EDA tools and/or building data pipelines and training systems to support learning-based design automation.
  • Proficiency in Unix/Linux environments and scripting/programming languages such as Python, Tcl, and Shell.
  • Experience building flow automation tools and integrating them into complex design pipelines.
  • Ability to collaborate with cross-functional teams and translate user requirements into scalable solutions.

Preferred Qualifications

  • 10 years of relevant industry experience with Design Automation tools
  • Experience with Front End Pre-Silicon design verification flows
  • Familiarity with advanced features of EDA tools like Lint/CDC/RDC etc.,
  • Strong communication and collaboration skills, with the ability to partner across design and CAD/EDA teams.
  • Prior experience in large-scale SoC or IP development environments.

Job Type

Regular

Shift

Shift 1 (United States of America)

Primary Location:

San Jose, California, United States

Additional Locations:

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Salary : $178,900 - $259,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Altera

  • Altera Hillsboro, OR
  • Job Details Job Description: About The Role We are looking for an exceptional Senior Boot ROM Engineer with a strong background in security to join our cor... more
  • Just Posted

  • Altera San Jose, CA
  • Job Details Job Description: Altera Corporation, the world’s largest independent provider of pure-play FPGA solutions, is looking for an outstanding Field ... more
  • Just Posted

  • Altera San Jose, CA
  • Job Details Job Description: Altera is seeking a highly motivated Graduate Intern to join our FPGA Digital Design and Verification team. This internship pr... more
  • Just Posted

  • Altera San Jose, CA
  • Job Details Job Description: Altera, a leading innovator in semiconductor solutions, empowers businesses and governments with cutting-edge technology to dr... more
  • 1 Day Ago


Not the job you're looking for? Here are some other Senior Design Automation Engineer - Front End Design Verification jobs in the San Jose, CA area that may be a better fit.

  • TANISHA Sunnyvale, CA
  • Senior Design Verification Engineer Sunnyvale, CA or Austin, TX (Hybrid) FULLTIME JD: Objective Key Responsibilities: Strong understanding of SV and UVM an... more
  • 6 Days Ago

  • Altera San Jose, CA
  • Job Details Job Description: Altera is responsible for High-Speed Protocol IP development, which includes participating in high-level product specification... more
  • 11 Days Ago

AI Assistant is available now!

Feel free to start your new journey!