Demo

FPGA Digital Design & Verification - Intern

Altera
San Jose, CA Intern
POSTED ON 4/14/2026
AVAILABLE BEFORE 5/9/2026
Job Details

Job Description:

Altera is seeking a highly motivated Graduate Intern to join our FPGA Digital Design and Verification team. This internship provides hands-on experience working on industry-leading programmable logic devices, SoC platforms, and verification environments. The role is ideal for graduate students eager to grow their expertise in SystemVerilog, UVM-based verification, and digital design methodologies.

You will collaborate with experienced engineers to design, verify, and validate RTL blocks and system-level features used in next-generation FPGA products.

Key Responsibilities

  • Develop and maintain SystemVerilog/UVM-based verification environments for FPGA IPs and subsystems
  • Create self-checking testbenches, constrained-random tests, and functional coverage models
  • Write and debug SystemVerilog Assertions (SVA) to ensure protocol and design correctness
  • Execute and analyze simulations using industry-standard EDA tools (VCS, QuestaSim, ModelSim)
  • Assist in debugging RTL and verification failures, working closely with design engineers
  • Verify common communication protocols (e.g., UART, SPI) and custom interconnects
  • Contribute to documentation of verification plans, test strategies, and results
  • Support FPGA-based systems including AI/ML accelerators, memory interfaces, and SoC components

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.

$95K - $100K USD

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations.

Qualifications

Required Qualifications

  • Currently pursuing a Graduate Degree in Computer or Electrical Engineering or related field
  • Strong foundation in Digital Logic Design and Computer Architecture
  • Proficiency in SystemVerilog and Verilog
  • Knowledge of UVM, functional coverage, constrained random verification, and assertions
  • Experience using simulation and verification tools such as ModelSim, QuestaSim, or Synopsys VCS
  • Familiarity with Linux-based development environments
  • Ability to debug simulation issues and analyze waveforms effectively

Preferred Qualifications

  • Hands-on project experience with UVM-based verification environments
  • Experience verifying communication protocols (UART, SPI, AXI preferred)
  • Exposure to FPGA tools such as Intel Quartus Prime or Xilinx Vivado
  • Knowledge of SVA or formal verification concepts
  • Programming or scripting experience in Python, Perl, Tcl, or C
  • Exposure to HLS, SoC design, or hardware acceleration for AI/ML workloads

Job Type

Student / Intern (Fixed Term)

Shift

Shift 1 (United States of America)

Primary Location:

San Jose, California, United States

Additional Locations:

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Salary : $95,000 - $100,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a FPGA Digital Design & Verification - Intern?

Sign up to receive alerts about other jobs on the FPGA Digital Design & Verification - Intern career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$112,230 - $133,397
Income Estimation: 
$138,606 - $166,258
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Altera

  • Altera Austin, TX
  • Job Details Job Description: About The Role Please note: This position cannot provide Immigration sponsorship. Applicants must be eligible for any required... more
  • 1 Day Ago

  • Altera Austin, TX
  • Job Details Job Description: About The Role Join our high‑performance Silicon Validation team and play a key role in enabling next‑generation high‑speed FP... more
  • 1 Day Ago

  • Altera San Jose, CA
  • Job Details Job Description: We are seeking an experienced Senior Static Timing Analysis (STA) Developer to architect, design, and optimize next‑generation... more
  • 1 Day Ago

  • Altera San Jose, CA
  • Job Details Job Description: Altera is the world’s largest independent, pure‑play FPGA solutions provider, delivering industry‑leading programmable logic t... more
  • 1 Day Ago


Not the job you're looking for? Here are some other FPGA Digital Design & Verification - Intern jobs in the San Jose, CA area that may be a better fit.

  • Altera San Jose, CA
  • Job Details Job Description: Altera is seeking a highly motivated FPGA Digital Design and Verification Engineer-Contract. This 6 month ACE contract provide... more
  • 14 Days Ago

  • UST Mountain View, CA
  • Role Description FPGA Design Verification Engineer Technical Lead II – VLSI Who We Are Born digital, UST transforms lives through the power of technology. ... more
  • 6 Days Ago

AI Assistant is available now!

Feel free to start your new journey!