Demo

AMS Verification Engineer

Quest Global and Careers
Palo Alto, CA Full Time
POSTED ON 12/25/2025
AVAILABLE BEFORE 2/25/2026
Job Requirements

Job Description

Who We Are:

Quest Global delivers world-class end-to-end engineering solutions by leveraging our deep industry knowledge and digital expertise. By bringing together technologies and industries, alongside the contributions of diverse individuals and their areas of expertise, we are able to solve problems better, faster. This multi-dimensional approach enables us to solve the most critical and large-scale challenges across the aerospace & defense, automotive, energy, hi-tech, healthcare, medical devices, rail and semiconductor industries.


We are looking for humble geniuses, who believe that engineering has the potential to make the impossible possible; innovators, who are not only inspired by technology and innovation, but also perpetually driven to design, develop, and test as a trusted partner for Fortune 500 customers. As a team of remarkably diverse engineers, we recognize that what we are really engineering is a brighter future for us all. If you want to contribute to meaningful work and be part of an organization that truly believes when you win, we all win, and when you fail, we all learn, then we’re eager to hear from you.

The achievers and courageous challenge-crushers we seek, have the following characteristics and skills:

What will you do:

  • Design analog front-end circuits, ADCs/DACs, comparators, and charge-domain memory circuits supporting 4–8b MACs per cell.

Model and simulate analog/mixed-signal circuits for noise, reliability, mismatch, and variation-aware robustness under workload stress. Develop and verify mixed-signal interfaces between analog compute arrays and digital controllers, including timing and calibration logic.

  • Implement fault correction schemes such as ECC, BIST, and redundancy logic for multi-bit precision memory-CIM arrays.
  • Integrate analog circuits into digital layout flow, ensuring compatibility across multiple voltage and clock domains.
  • Collaborate with digital design teams on interface definitions and with layout teams for floorplan, power grid, and isolation strategies.
  • Contribute to tapeout execution: DRC/LVS signoff, corner simulation, test mode planning, and silicon debug hooks.

What You Will Bring:

  • 8 years of production-level analog/mixed-signal IC design, including experience in embedded memory, compute-in-memory, or high-precision sensor front ends.
    • Deep expertise in ADC/DAC design (SAR, pipelined, current-steering) and analog compute blocks (capacitive MACs, charge integrators).
    • Strong understanding of multi-voltage and multi-clock domain integration, including domain isolation, level shifting, and interface timing closure.
  • Demonstrated experience in analog/digital co-design with mixed-signal floorplanning and layout coordination.
  • Familiarity with ECC, redundancy logic, and self-test/BIST for analog memory arrays.
    • Tools: Cadence Virtuoso, Spectre, Verilog-AMS, Synopsys CustomSim, Calibre, mixed-signal simulation environments.
    • Experience with advanced process nodes including 22nm/18nm FDSOI and 12nm FinFET is a strong plus

Pay Range: $160,000 - $180,000 a year

Compensation decisions are made based on factors including experience, skills, education, and other job-related factors, in accordance with our internal pay structure. We also offer a comprehensive benefits package, including health insurance, paid time off, and retirement plan.

Work Requirements: This role is considered an on-site position located in Palo Alto, CA.


Travel requirements:
Due to the nature of the work, no travel is required.

Job Type: Full-time

Benefits:

  • 401(k)
  • Dental insurance
  • Health insurance
  • Life insurance
  • Paid time off
  • Referral program
  • Vision insurance
  • Short/Long Term Disability


Work Experience

  • AMS simulation exp.
  • RNM modelling development
  • Good knowledge of ADC/DAC
  • Self starter and ability to bringup design from scratch.
  • Work in fast pace environment and work with Global team.

Salary : $160,000 - $180,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a AMS Verification Engineer?

Sign up to receive alerts about other jobs on the AMS Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$96,211 - $107,713
Income Estimation: 
$115,275 - $131,105
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Not the job you're looking for? Here are some other AMS Verification Engineer jobs in the Palo Alto, CA area that may be a better fit.

  • Verification Partner Inc Santa Clara, CA
  • Company Description Verification Partner Inc is a fabless semiconductor company based in Sunnyvale, United States. We specialize in Design & Verification s... more
  • 27 Days Ago

  • Celestial AI Santa Clara, CA
  • About Celestial AI As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) t... more
  • 19 Days Ago

AI Assistant is available now!

Feel free to start your new journey!