Demo

Physical Design and Verification Engineer

Neuralink
Neuralink Salary
Fremont, CA Full Time
POSTED ON 10/16/2025
AVAILABLE BEFORE 12/4/2025
About Neuralink:

We are creating devices that enable a bi-directional interface with the brain. These devices allow us to restore movement to the paralyzed, restore sight to the blind, and revolutionize how humans interact with their digital world.

Team Description:

The Brain Interfaces Soc Department delivers chip architecture and silicon implementation of neural recording and stimulation system-on-chip (SoC) for high-bandwidth brain-machine interface applications. We have crafted a team of exceptional engineers whose mission is to push the frontiers of what is possible today and define the future.

Job Responsibilities and Description:

The Physical Design and Verification Engineer will be responsible for RTL to GDSII Physical Design Implementation, including Synthesis, Placement, Clock Tree Synthesis, Detailed Routing and Optimization, in addition to Physical Signoff Verification.

Required Qualifications:

  • Bachelor of Science (B.S.) degree in Electrical Engineering and/or Computer Science or a related field, or equivalent experience.
  • Minimum 5 years of experience in digital physical design and verification.
  • Excellence in complete RTL to GDSII flow with strong experience in the usage of industry-standard Electronic Design Automation (EDA) tools for both physical design and timing signoff.
  • Deep knowledge on industry standards and practices in physical design including physically-aware synthesis flow, floor-planning, and place & route, metal fill, chip finishing, signal integrity checks, and dynamic EMIR-Drop analysis, and formal ESD verification.
  • Experience in Signoff ECO flow to fix timing, noise, IR-Drop and EMIR violations.
  • Experience in physical design verification to debug LVS/DRC/PERC issues at the chip/block level using industry standard tools.
  • Experience in developing automation flow and scripts using Python, Perl, Makefile, Tcl and UNIX shell.

Preferred Qualifications:

  • Master of Science (M.S.) degree in Electrical Engineering and/or Computer Science or a related field, or equivalent experience.
  • Experience working on physical design and implementation of complex ASIC systems at advanced technology nodes, preferably 16nm and below.
  • Experience in DFT (Design For Test) flows and ATPG.
  • Experience in I/O design flow in multi-voltage power domain.
  • Experience in building chip floor-plan including pin placement, partitions and power grid.
  • Experience in hierarchical synthesis, place-and-route and design closure to meet timing, area, and UPF-driven low power constraints.
  • Experience with build tools such as CMake and Bazel.
  • Experience with code coverage and regression setup.

Expected Compensation:

The anticipated base salary for this position is expected to be within the following range. Your actual base pay will be determined by your job-related skills, experience, and relevant education or training. We also believe in aligning our employees' success with the company's long-term growth. As such, in addition to base salary, Neuralink offers equity compensation (in the form of Restricted Stock Units (RSU)) for all full-time employees.

Base Salary Range:

$158,000—$243,000 USD

What We Offer:

Full-time employees are eligible for the following benefits listed below.

  • An opportunity to change the world and work with some of the smartest and most talented experts from different fields
  • Growth potential; we rapidly advance team members who have an outsized impact
  • Excellent medical, dental, and vision insurance through a PPO plan
  • Paid holidays
  • Commuter benefits
  • Meals provided
  • Equity (RSUs) *Temporary Employees & Interns excluded
  • 401(k) plan *Interns initially excluded until they work 1,000 hours
  • Parental leave *Temporary Employees & Interns excluded
  • Flexible time off *Temporary Employees & Interns excluded

Salary : $158,000 - $243,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Physical Design and Verification Engineer?

Sign up to receive alerts about other jobs on the Physical Design and Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Neuralink

Neuralink
Hired Organization Address Fremont, CA Intern
About Neuralink: We are creating devices that enable a bi-directional interface with the brain. These devices allow us t...
Neuralink
Hired Organization Address Fremont, CA Full Time
About Neuralink: We are creating devices that enable a bi-directional interface with the brain. These devices allow us t...
Neuralink
Hired Organization Address Fremont, CA Full Time
About Neuralink: We are creating devices that enable a bi-directional interface with the brain. These devices allow us t...
Neuralink
Hired Organization Address Fremont, CA Intern
About Neuralink: We are creating devices that enable a bi-directional interface with the brain. These devices allow us t...

Not the job you're looking for? Here are some other Physical Design and Verification Engineer jobs in the Fremont, CA area that may be a better fit.

SoC Physical Design Verification Engineer

Tenstorrent, Santa Clara, CA

ASIC/SOC Digital Verification Engineer

Verification Partner Inc, Santa Clara, CA

AI Assistant is available now!

Feel free to start your new journey!