Demo

Member of Technical Staff, ASIC Design

Netpreme
Santa Clara, CA Full Time
POSTED ON 4/18/2026
AVAILABLE BEFORE 5/17/2026

About The Role


We are seeking experienced Senior ASIC Designers.


This role demands proven technical expertise in advanced ASIC design flows, and leadership in execution, cross-functional coordination, and final product delivery. You will be part of an early-stage startup working on an exciting product in the Artificial Intelligence/DataCenter space. The work involves learning advanced LLM in modern data centers and applications to design memory acceleration.


This role will be performed onsite from one of our offices in Santa Clara, CA or Boston, MA.


Essential Duties & Responsibilities

  • As part of the Silicon Design Team, responsible for RTL design of IPs, subsystems and SOCs supporting Netpreme silicon roadmap.
  • Provide technical leadership in defining IP/SOC microarchitecture specifications, and design methodologies. Conduct design reviews to ensure adherence to best practices.
  • Guide the team in optimizing the design to meet aggressive performance, power and area goals using advanced architectural and design techniques.
  • Drive effective and seamless collaboration with partner teams across architecture, verification, physical design, firmware, DFT, and post silicon domains to ensure successful system level functionality.
  • Interface with external IP vendors, foundries and EDA tool providers to ensure dependencies and roadblocks are addressed in a timely fashion to support team deliverables.


Qualifications

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
  • Minimum of 5 years of ASIC/SOC digital design experience
  • Excellent leadership, communication, team building and stakeholder management skills.
  • Ability to coordinate across multiple projects, manage risks and escalations, and work under tight schedules and budget constraints.
  • Strong knowledge across the full ASIC/SOC development cycle from microarchitecture development to tape-out in advanced process technologies.
  • Outstanding technical expertise in microarchitecture development, RTL coding (Verilog/SystemVerilog), synthesis, STA/timing closure, physical design, and verification methodologies.
  • Hands-on design experience in one or more industry standards/protocol stacks such as Ethernet, UCIe, UALink etc.
  • Demonstrated ability to optimize designs for PPA (power, performance, area) and to integrate major subsystems (interconnect, I/O, memory).
  • Proficiency with front-end development tools/methodologies, and scripting for automation and flow integration.
  • Design and tapeout of any advanced silicon device is highly preferred.


Preferred Qualifications

  • PhD in Electrical Engineering, Computer Engineering, or a related field.
  • Experience managing relationships with external design partners, IP vendors, and foundries.
  • Knowledge of Design-For-Testability, post silicon debug/validation/manufacturing test.


Compensation & Benefits

  • Competitive salary commensurate with experience including base salary, performance-based bonus, and early stage equity grant
  • Comprehensive benefits including health, dental, vision, and life insurance
  • Well-equipped, sunny offices in Santa Clara, CA and Boston, MA
  • Relocation assistance and visa sponsorship
  • Perks include a daily lunch stipend, 401k match, and more
  • A collaborative, continuous-learning work environment with smart, dedicated colleagues engaged in developing the next generation of architecture for high-performance computing


The Opportunity

  • Impact: We are tackling a fundamental challenge at the infrastructure layer: unlocking greater AI capability while dramatically improving efficiency. The work we do here compounds across state-of-the-art AI models, systems, and real-world applications.
  • Timing: Joining now means real ownership of the company and meaningful influence over product direction and execution. You’ll work from first principles, move quickly from insight to execution, and see your contributions directly reflected in what we build.
  • Culture: You’ll work alongside a group of people who care deeply about rigor, clarity, and impact. We value thoughtful disagreement, fast learning, and intellectual fearlessness. This is a place where strong ideas shine, curiosity is encouraged, and growth is a daily practice.

Salary.com Estimation for Member of Technical Staff, ASIC Design in Santa Clara, CA
$327,173 to $356,305
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Netpreme

  • Netpreme Santa Clara, CA
  • About the Role We are seeking a Member of Technical Staff, ASIC Verification Engineer. This role demands proven technical leadership in ASIC verification a... more
  • 6 Days Ago

  • Netpreme Cambridge, MA
  • About The Role We’re looking for a motivated LLM Systems Engineer willing to explore new and unconventional inference systems based on emerging hardware. T... more
  • 12 Days Ago


Not the job you're looking for? Here are some other Member of Technical Staff, ASIC Design jobs in the Santa Clara, CA area that may be a better fit.

  • Netpreme Santa Clara, CA
  • About the Role We are seeking a Member of Technical Staff, ASIC Verification Engineer. This role demands proven technical leadership in ASIC verification a... more
  • 6 Days Ago

  • Cisco San Jose, CA
  • The application window is expected to close on: 06/01/2026 Job posting may be removed earlier if the position is filled or if a sufficient number of applic... more
  • 4 Days Ago

AI Assistant is available now!

Feel free to start your new journey!