Demo

Senior Technical Staff Engineer - Architect (DFT Lead)

Microchip Technology Inc
San Jose, CA Full Time
POSTED ON 10/18/2025
AVAILABLE BEFORE 12/16/2025

Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works on the technology that powers the world around us? Looking for an atmosphere of trust, empowerment, respect, diversity, and communication? How about an opportunity to own a piece of a multi-billion dollar (with a B!) global organization? We offer all that and more at Microchip Technology Inc.

People come to work at Microchip because we help design the technology that runs the world. They stay because our culture supports their growth and stability. They are challenged and driven by an incredible array of products and solutions with unlimited career potential. Microchip's nationally-recognized Leadership Passage Programs support career growth where we proudly enroll over a thousand people annually. We take pride in our commitment to employee development, values-based decision making, and strong sense of community, driven by our Vision, Mission, and 11 Guiding Values; we affectionately refer to it as the Aggregate System and it's won us countless awards for diversity and workplace excellence.

Our company is built by dedicated team players who love to challenge the status quo; we did not achieve record revenue and over 30 years of quarterly profitability without a great team dedicated to empowering innovation. People like you.

Visit our careers page to see what exciting opportunities and company perks await!

Job Description:

Microchip Technology Inc. has a Senior Technical Staff Engineer - Architect (DFT Lead) opening based in San Jose, CA.The DFT lead works in close partnership with different teams within the FPGA business unit spanning architecture, ASIC design, verification, physical implementation, and test engineering to implement the testability features into the combined FPGA and ASIC SOC. The DFT lead will be involved from the initial investigation and feasibility to tape-out, as well as silicon validation and characterization of test methods on Automatic Test Equipment (ATE).

Responsibilities

  • Manage DFT requirements across architecture, design, and product teams to ensure coverage, die cost, test cost and DFT integration requirements are met at the block and full chip level. Define, implement and validate DFT features at the FPGA full chip and sub-systems level.

  • Collaborate closely with cross functional teams to support DFT insertion, synthesis, scan insertion, place-and-route, static timing analysis, timing closure, power analysis during test and quantifying full chip test coverage.

  • Establish and maintain DFT design and insertion guidelines and documents best practices for all development teams to follow.

  • Be current with emerging technologies and methodologies in DFT and incorporate them into the FPGA to continuously improve test cost and quality.

  • Work with Test and Product engineers to support development of firmware targeted test patterns, ATPG and mBIST test feature validation processes, and silicon debug activities.

  • Communicate project status and progress to chip lead and engineering management

Requirements/Qualifications:

  • Bachelors or Masters in engineering field

  • 15 tears of DFT engineering experience through DFT pre and post silicon cycles

  • Experience in creating and implementing complex FPGA/SoC DFT architecture in advanced technology nodes

  • Expert level knowledge about IJTAG and JTAG test access, Streaming Scan Network (SSN), scan compression and insertion, SAF/TDF/PDF ATPG, memory BIST and repair, logic BIST, MISRs, at-speed testing of SoC/FPGA, fault simulation, quantifying full chip test coverage, DFT mode timing constraints and power control during test.

  • Familiar with DFT verification, silicon debug, memory and scan diagnostics.

  • Experience in PHY, high-speed IO, digital communication and functional test development

  • Good understanding of Verilog, synthesis, physical implementation and STA

  • Good understanding of verification methodology

Preferred Skills and Experience:

  • Knowledge of FPGA design flow

  • Knowledge of embedded design and firmware methodology

  • Understanding Arm or RISC IP's, high speed interfaces such as PAM4 SerDes, DDR4/5, etc.

  • Experience in leading multiple FPGA/SoC projects.

Travel Time:

0% - 25%

Physical Attributes:

Feeling, Hearing, Other, Seeing, Supervises Others, Talking, Works Alone, Works Around Others

Physical Requirements:

15% walking, 15% standing, 70% sitting, 100% in doors; Usual business hours

Pay Range:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive base pay, restricted stock units, and quarterly bonus payments. In addition to these components, our package includes health benefits that begin day one, retirement savings plans, and an industry leading ESPP program with a 2 year look back feature. Find more information about all our benefits at the link below:

Benefits of working at Microchip

The annual base salary range for this position, which could be performed in California, is $90,000 - $232,000.*

*Range is dependent on numerous factors including job location, skills and experience.

Microchip Technology Inc is an equal opportunity/affirmative action employer. All qualified applicants will receive consideration for employment without regard to sex, gender identity, sexual orientation, race, color, religion, national origin, disability, protected Veteran status, age, or any other characteristic protected by law.

For more information on applicable equal employment regulations, please refer to the Know Your Rights: Workplace Discrimination is Illegal Poster.

To all recruitment agencies: Microchip Technology Inc. does not accept unsolicited agency resumes. Please do not forward resumes to our recruiting team or other Microchip employees. Microchip is not responsible for any fees related to unsolicited resumes.


Microchip is an Equal Opportunity/Affirmative Action Employer of Disabled/Veterans/Minorities/Women. We provide equal employment and affirmative action opportunities to applicants and employees without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, protected veteran status, disability, or any other basis protected under applicable federal, state or local laws.


 

Salary : $90,000 - $232,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior Technical Staff Engineer - Architect (DFT Lead)?

Sign up to receive alerts about other jobs on the Senior Technical Staff Engineer - Architect (DFT Lead) career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$168,845 - $197,281
Income Estimation: 
$222,241 - $259,827
Income Estimation: 
$151,448 - $188,145
Income Estimation: 
$203,425 - $249,816
Income Estimation: 
$213,375 - $267,876
Income Estimation: 
$190,687 - $235,769
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$136,611 - $163,397
Income Estimation: 
$135,163 - $163,519
Income Estimation: 
$131,953 - $159,624
Income Estimation: 
$150,859 - $181,127
Income Estimation: 
$131,953 - $159,624
Income Estimation: 
$169,825 - $204,021
Income Estimation: 
$166,631 - $195,636
Income Estimation: 
$162,237 - $199,353
Income Estimation: 
$181,083 - $218,117
Income Estimation: 
$205,834 - $254,869
Income Estimation: 
$150,467 - $192,499
Income Estimation: 
$149,289 - $190,988
Income Estimation: 
$97,457 - $126,589
Income Estimation: 
$176,972 - $219,172
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Microchip Technology Inc

Microchip Technology Inc
Hired Organization Address Beverly, MA Full Time
Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works o...
Microchip Technology Inc
Hired Organization Address Lawrence, MA Full Time
Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works o...
Microchip Technology Inc
Hired Organization Address San Jose, CA Full Time
Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works o...
Microchip Technology Inc
Hired Organization Address Simsbury, CT Full Time
Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works o...

Not the job you're looking for? Here are some other Senior Technical Staff Engineer - Architect (DFT Lead) jobs in the San Jose, CA area that may be a better fit.

Founding Product Engineer / Designer

Architect, Palo Alto, CA

AI Assistant is available now!

Feel free to start your new journey!