Demo

Memory Debug Engineer

Intel
Folsom, CA Full Time
POSTED ON 4/3/2026
AVAILABLE BEFORE 5/19/2026
Job Details

Job Description:

Do Something Wonderful!

Intel put Silicon in Silicon Valley. No one else is obsessed with engineering and has a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.

Who We Are

Client Customer Engineering Organization delivers hands-on engineering partnership to PC OEMs, helping them design, validate, and launch next‑generation client platforms. We work closely with partners to integrate next‑gen Intel IA silicon and software, enabling innovative technologies and AI‑powered PC experiences.

Who You Are

As a Memory Debug Engineer within the Client Customer Engineering team, you will drive the enablement, validation, and complex debugging of memory subsystems for next-generation Intel IA-based Mobile and Desktop platforms. You will provide strategic oversight of memory IO interfaces, ensuring they meet rigorous electrical performance and stability standards at POR target frequencies.

Key Responsibilities

  • Strategic Leadership: Define and execute the overarching validation and debug strategy for memory IO interfaces to achieve optimized functional and electrical performance to hit critical production milestones.
  • Complex Issue Resolution: Lead the reproduction and root-cause analysis of high-priority customer-submitted failure sightings. You will oversee component-level debugging within memory subsystems and drive data-driven solutions through deep log analysis.
  • Signal Integrity and Compliance: Ensure all customer memory IO interfaces meet industry-standard electrical signal integrity (SI) compliance and maintain robust system-level margins for stable operation at maximum POR frequencies.
  • MRC Optimization: Define Memory Reference Code (MRC) requirements for validation and margin optimization. You will analyze and optimize MRC steps and values to maximize product quality and reliability.
  • Cross-Functional Influence: Act as the primary liaison between Intel Silicon Engineering, BIOS/Firmware teams, and the customer to resolve architectural bottlenecks.
  • Leadership: Proven ability to manage and drive task force environments to resolve critical bugs.
  • Communication: Exceptional skill in distilling complex electrical eye‑diagram issues into executive‑ready insights and recommendations, and in communicating effectively with cross‑functional teams and external customers.

Qualifications

You must possess the minimum education requirements and minimum required qualifications to be initially considered for this position. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications

  • The candidate must have a BS/MS/PhD in Electrical Engineering or Computer Engineering with 4 years of industry experience.
  • 3 years of experience of DDR4/DDR5, LPDDR4/5 protocols and physical layer functionality/working.
  • 3 years of experience of debug tools: high-speed oscilloscopes, logic analyzers, margining tools, profilers (e.g. Intel Vtune etc) and protocol exercisers

Preferred Qualifications

  • Ecosystem Mastery: knowledge with Intel-specific debug tools (ITP, Scan, or VISA) and mastery of the Intel System Debugger.
  • Standards Influence: Experience participating in JEDEC committees or deep familiarity with emerging standards like CXL (Compute Express Link).
  • Automation: Proficiency in Python for developing automated debug scripts and data visualization tools to speed up root-cause analysis.

Job Type

Experienced Hire

Shift

Shift 1 (United States of America)

Primary Location:

US, Oregon, Hillsboro

Additional Locations:

US, California, Folsom

Business Group

Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel.

Annual Salary Range for jobs which could be performed in the US: $141,910.00 - 269,100.00 USD

The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.

Work Model for this Role

This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

Salary : $141,910 - $269,100

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Intel

  • Intel Hillsboro, OR
  • Job Details Job Description: This role operates at the intersection of architecture, technology, and business strategy, influencing Intel's product roadmap... more
  • 11 Days Ago

  • Intel Hillsboro, OR
  • Job Details Job Description: We are looking for an experienced MSVC Compiler Engineer to contribute to the development of the Microsoft Visual C (MSVC) com... more
  • 11 Days Ago

  • Intel Hillsboro, OR
  • Job Details Job Description: Develops the logic design, register transfer level (RTL) coding, and simulation for a CPU required to generate cell libraries,... more
  • 11 Days Ago

  • Intel Hillsboro, OR
  • Job Details Job Description: Intel is shaping the future of technology to help create a better future for the entire world. Our work in pushing forward fie... more
  • 11 Days Ago


Not the job you're looking for? Here are some other Memory Debug Engineer jobs in the Folsom, CA area that may be a better fit.

  • Advanced Micro Devices, Inc Folsom, CA
  • WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. O... more
  • 7 Days Ago

  • Micron Technology Folsom, CA
  • Our vision is to transform how the world uses information to enrich life for all . Micron Technology is a world leader in innovating memory and storage sol... more
  • 5 Days Ago

AI Assistant is available now!

Feel free to start your new journey!