Demo

Advanced ASIC FPGA Engineer

General Dynamics
Scottsdale, AZ Full Time
POSTED ON 11/3/2025
AVAILABLE BEFORE 1/2/2026

Job Details

Basic Qualifications

Bachelor's degree in Electrical or Computer Engineering, or a related Science, Engineering or Mathematics field, plus a minimum of 5 years of relevant experience; or Master's degree plus a minimum of 3 years of relevant experience.

Clearance Requirements:

Department of Defense TS/SCI security clearance is preferred at time of hire. Candidates must be able to obtain a TS/SCI clearance within a reasonable amount of time from date of hire. Applicants selected will be subject to a U.S. Government security investigation and must meet eligibility requirements for access to classified information. Due to the nature of work performed within our facilities, U.S. citizenship is required.

Responsibilities for this Position

Duties and Tasks:
Responsible for definition, design, verification and documentation for ASIC (Application Specific Integrated Circuit) and/or FPGA (Field Programmable Gate Array) developments
Determines architecture, system simulation and detailed design approach
Defines module interfaces and all aspects of device design and simulation
Evaluates the process flow including but not limited to high level design, synthesis, place and route, timing and power utilization
Creates test and simulation plans that establish functional criteria
Verifies test results and analyzes performance
May also review vendor capabilities, foundry technologies, device libraries and simulation tools
Participates in the improvement of the ASIC/FPGA organizational processes
Supports the generation of technical engineering products by using the appropriate standards, processes, procedures, and tools throughout the ASIC/FPGA development life cycle
Contributes to the research and analysis of data, such as customer design proposal specifications, and manuals to determine feasibility of design or application
Selects components and equipment based on analysis of specifications and reliability
May provide leadership and/or direction to lower level employees
Independently determines approach to solutions
Contributes to the completion of major programs and projects
Plans and executes project tasks for activities described above
Knowledge, Skills and Abilities:
Proficient use and understanding of ASIC/FPGA engineering concepts, principles, and theories
Proficient in the principles and techniques of ASIC/FPGA design
Proficient understanding of ASIC/FPGA processes
Proficient knowledge of other related disciplines
Keeps abreast of technology trends
Proficient awareness of business objectives and Engineering's role in achieving
Proficient in Microsoft Office applications
Proficient in ASIC/FPGA design tools
Proficient written and verbal communications skills
Ability to think creatively
Ability to multi-task
Proficient skill in communicating issues, impacts, and corrective actions
Proficient ability to recognize and clearly report information relevant to sound ASIC/FPGA design
Proficient ability to develop and sell concepts and ideas
Regular contact with senior levels of internal work groups
Works under limited direction
Contact with project leaders and other professionals within the Engineering department and with project teams across the company
Some contact with external customers

Key Responsibilities:

The individual will be responsible for and participate in the ASIC/FPGA product life cycle (requirements, design, implementation, and test). Must be knowledgeable in VHDL and/or Verilog RTL coding and be proficient in micro-architecture design. Successful candidates will have an understanding of digital design concepts and proficient in the digital design tool flow (synthesis, timing, place and route, and in system debug).

This candidate must have an ability to operate in a team environment and collaborate across the different teams as required to accomplish the design goals. Must have strong written and oral communication skills.

Basic Qualifications for Adv ASIC /FPGA Design Engineer:
  • Ability to generate micro architecture and detailed design approaches
  • Proficient in async design principals, timing closure, and constraint generation
  • Proficiency in HDL (VHDL/Verilog)
  • Proficiency in scripting languages such as Tcl, Python, or Perl
  • Effective communication, presentation skills, and high proficiency in technical problem solving
  • U.S. citizenship with the ability to obtain and maintain a Secret security clearance

Preferred Qualifications:
  • Leads technical tasks or small projects
  • Understanding of high reliability design principals
  • Experience with Xilinx and Microchip FPGAs along with associated tools (ISE, Vivado, Libero)
  • Experience with synthesis tools (Precision, Synplify)
  • Experience with verification tools (QuestaSim/UVM)
  • Experience with clock-domain-crossing tools (Questa CDC)
  • Experience with lab bring-up and debug (Oscilloscope, Logic Analyzer, ChipScope)
  • Active DoD Secret Clearance or higher

Workplace Options:
This position is fully on-site or hybrid/flex, as mutually agreed.
While on-site, you will be a part of the Scottsdale, AZ team. Learn more at ;br>
Key Words: Verification, ASIC, FPGA, SystemVerilog, Verilog, Assertions (SVA), OVM, UVM, Digital Signal Processing (DSP), functional coverage, constrained random, formal verification, constrained random testing

#LI-Hybrid

#CJ1

Salary Note

This estimate represents the typical salary range for this position based on experience and other factors (geographic location, etc.). Actual pay may vary. This job posting will remain open until the position is filled.

Combined Salary Range

USD $119,752.00 - USD $132,849.00 /Yr.

Company Overview

General Dynamics Mission Systems (GDMS) engineers a diverse portfolio of high technology solutions, products and services that enable customers to successfully execute missions across all domains of operation. With a global team of 12,000 top professionals, we partner with the best in industry to expand the bounds of innovation in the defense and scientific arenas. Given the nature of our work and who we are, we value trust, honesty, alignment and transparency. We offer highly competitive benefits and pride ourselves in being a great place to work with a shared sense of purpose. You will also enjoy a flexible work environment where contributions are recognized and rewarded. If who we are and what we do resonates with you, we invite you to join our high-performance team!

Equal Opportunity Employer / Individuals with Disabilities / Protected Veterans
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.

Salary : $119,752 - $132,849

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Advanced ASIC FPGA Engineer?

Sign up to receive alerts about other jobs on the Advanced ASIC FPGA Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at General Dynamics

General Dynamics
Hired Organization Address Bayview, ID Full Time
Job Details Type of Requisition: Regular Clearance Level Must Currently Possess: None Clearance Level Must Be Able to Ob...
General Dynamics
Hired Organization Address Bossier, LA Full Time
Job Details Type of Requisition: Pipeline Clearance Level Must Currently Possess: Secret Clearance Level Must Be Able to...
General Dynamics
Hired Organization Address Bossier, LA Full Time
Job Details Type of Requisition: Regular Clearance Level Must Currently Possess: None Clearance Level Must Be Able to Ob...
General Dynamics
Hired Organization Address Groton, CT Full Time
Job Details Overview This position in a growing, high profile department is looking for enthusiastic individuals to guid...

Not the job you're looking for? Here are some other Advanced ASIC FPGA Engineer jobs in the Scottsdale, AZ area that may be a better fit.

Sr ASIC FPGA Verification Engineer

General Dynamics, Scottsdale, AZ

AI Assistant is available now!

Feel free to start your new journey!