Demo

Design Verification Engineer - SoC

Etched
San Jose, CA Full Time
POSTED ON 4/5/2026
AVAILABLE BEFORE 5/12/2026
About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

We are seeking a Design Verification Engineer to join our Systems/Performance Verification team. You will ensure the custom IPs powering Sohu — including systolic arrays, DMA engines, and NoCs — are robust, high-performance, and silicon-ready. This role demands creativity, deep technical ability, and the drive to tackle complex verification challenges. You will collaborate with architects, RTL designers, and SW/FW/emulation teams to validate correctness and performance across the full hardware-software stack.

Key Responsibilities

  • Work closely with architects and RTL designers on verifying the performance features of the design and correlating with performance models (both pre-silicon and post-silicon).
  • Work closely with software and application developers on identifying performance bottlenecks and tuning the software.
  • Develop test plans and test infrastructure/tools for performance tuning, correlation, and verification.
  • Improve and maintain the architectural performance models.
  • Develop tests in SystemVerilog, Python, or vectors to debug and correlate the RTL and performance model.
  • Develop SystemVerilog or Python-based checkers for verifying the performance features.
  • Develop coverage monitors and analyze coverage to ensure all performance features are covered.
  • Debug performance issues and conduct performance tuning on silicon.
  • Drive end-to-end performance tuning, ensuring optimal hardware utilization, software efficiency, and architectural alignment across the ASIC design lifecycle.

You may be a good fit if you have

  • Strong understanding of digital design, RTL, and ASIC design flows.
  • Hands-on experience with performance verification, simulation, and modeling.
  • Comfortable developing checkers, coverage monitors, and testbenches in SystemVerilog.
  • Skilled in writing Python scripts for automation, data analysis, and performance modeling.
  • Experience building and maintaining performance models for chip subsystems.
  • Understanding of memory hierarchies, pipelines, interconnects, and compute accelerators.
  • Familiarity with performance bottleneck analysis, compiler optimizations, and workload tuning
  • Some exposure to kernel level performance metrics and profiling tools.

Benefits

  • Medical, dental, and vision packages with generous premium coverage
    • $500 per month credit for waiving medical benefits
  • Housing subsidy of $2k per month for those living within walking distance of the office
  • Relocation support for those moving to San Jose (Santana Row)
  • Various wellness benefits covering fitness, mental health, and more
  • Daily lunch dinner in our office
How We’re Different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Compensation Range: $150K - $275K

Salary : $150,000 - $275,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Etched

  • Etched San Jose, CA
  • About Etched Etched is building AI chips that are hard-coded for individual model architectures. Our first product (Sohu) only supports transformers, but h... more
  • 9 Days Ago

  • Etched San Jose, CA
  • Architecture Intern - Inference Location: San Jose, CA Team: Architecture About Etched Etched is building the world’s first AI inference system purpose-bui... more
  • 9 Days Ago

  • Etched San Jose, CA
  • About Etched Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatica... more
  • 9 Days Ago

  • Etched San Jose, CA
  • About Etched Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatica... more
  • 9 Days Ago


Not the job you're looking for? Here are some other Design Verification Engineer - SoC jobs in the San Jose, CA area that may be a better fit.

  • Jobs via Dice San Jose, CA
  • Dice is the leading career destination for tech experts at every stage of their careers. Our client, Sonitalent LLC, is seeking the following. Apply via Di... more
  • 16 Days Ago

  • Mirafra Technologies San Jose, CA
  • Job Description : Experience: 6 to 15 years of experience. Job Requirements are as below: Architect block and full-chip verification environments using HVL... more
  • 13 Days Ago

AI Assistant is available now!

Feel free to start your new journey!