Demo

Founding Hardware Engineer

Brahma Consulting Group
San Francisco, CA Full Time
POSTED ON 9/8/2025
AVAILABLE BEFORE 11/7/2025

Were looking for hardware engineers with hands-on experience in chip design workflowsideally those who have contributed to real-world tapeouts at companies like Apple, NVIDIA, Etched, or leading EDA vendors such as Synopsys or Cadence. Candidates with exposure to AI-for-chip-design initiatives or a strong understanding of modern ML workflows will stand out.


Responsibilities

  • Drive direction and technical leadership across our multi-agent platform and domain-specific hardware knowledge base.
  • Bring a deep understanding of chip design workflows and help shape product roadmap with real-world context.
  • Integrate seamlessly into customer pipelines across RTL, PD, and architectural stages.
  • Track evolving trends in both semiconductor design and AI-assisted design automation.
  • Create internal benchmarks and datasets to rigorously evaluate system performance across RTL, PD, and architectural use cases.


Qualifications

  • Bachelors, Masters, or PhD in Electrical Engineering, Computer Engineering, or a related discipline (interns may be considered for their flair).
  • Hands-on experience in a semiconductor or EDA environment (e.g., NVIDIA, AMD, Intel, Synopsys, Cadence), 1 years of full-time experience required, 3 years preferred.
  • Proficiency in scripting (Python, Bash) and experience with automation or tooling for design verification or integration.


SPECIALTY: DI (Design Integration, RTL, Architecture)

  • Proven track record of developing architectures and RTL for hardware blocks or IP.
  • Experience with SystemVerilog, Verilog & SoC design methodologies.


SPECIALTY: PD (Physical Design)

  • Part of leading edge tapeouts (7nm or smaller). Worked on at least one of synthesis, floor planning, place-and-route, physical verification, and timing.
  • Familiar with one of Genus, Innovus, Tempus, Mentor Calibre, Synopsys IC Compiler, or other relevant EDA CAD tool (and associated TCL).


Preferred Experience

  • Experience on AI-for-chip-design initiatives (e.g., at Synopsys, NVIDIA, GoogleDeepMind).
  • Understanding of DFT, power optimization techniques, or low-power design flows.
  • Experience on an IP development team, developing PCIe, PHY, LPDOR, MemoryControllers, NoC, CPU subsystems, or similar.


If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Founding Hardware Engineer?

Sign up to receive alerts about other jobs on the Founding Hardware Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$93,348 - $109,523
Income Estimation: 
$112,230 - $133,397
Income Estimation: 
$73,120 - $92,318
Income Estimation: 
$91,158 - $113,466
Income Estimation: 
$91,158 - $113,466
Income Estimation: 
$119,470 - $150,512
Income Estimation: 
$119,470 - $150,512
Income Estimation: 
$137,126 - $185,302
Income Estimation: 
$60,778 - $75,025
Income Estimation: 
$73,120 - $92,318
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Not the job you're looking for? Here are some other Founding Hardware Engineer jobs in the San Francisco, CA area that may be a better fit.

Founding Hardware Engineer

W3Global, San Francisco, CA

Founding Member of Technical Staff (Hardware)

Recruiting From Scratch, San Francisco, CA

AI Assistant is available now!

Feel free to start your new journey!