Demo

Principal Engineer, ASIC Verification

Ayar Labs
San Jose, CA Full Time
POSTED ON 3/26/2026
AVAILABLE BEFORE 4/23/2026
Principal Engineer, ASIC Design Verification

Location: San Jose (on-site)

Ayar Labs is shattering AI data bottlenecks by moving data at the speed of light. As pioneers of co-packaged optics (CPO), we are using light instead of electricity to move data faster, further, and with a fraction of the energy needed to fuel the explosive growth of AI models.

Backed by industry giants like NVIDIA, AMD and Intel and manufactured in partnership with the world’s leading semiconductor ecosystem, Ayar Labs’ co-packaged optics solution is key to unleashing next-generation AI scale-up architectures.

We are seeking a Principal Design Verification Engineer to lead the verification strategy for our next-generation silicon photonic chip. In this role, you will serve as a technical lead, architecting scalable verification environments and driving high-quality silicon from concept to tape-out. You will look beyond block-level testing to solve complex system-level challenges, define methodologies, and mentor a growing team of bright engineers.

Essential Functions

  • Architect Testbenches: Define and build modular, reusable, and scalable UVM testbench architectures for complex IP blocks and Sub-systems.
  • Drive Methodology: Set the standard for verification methodologies, coding guidelines, and coverage metrics. Evaluate and deploy new EDA tools, formal verification techniques, or emulation flows.
  • Strategic Planning: Collaborate with Architects and RTL Designers early in the cycle to define the verification plan, identify architectural bottlenecks, and ensure micro-architecture testability.
  • Complex Debugging: Lead the effort to debug elusive hardware bugs, root-causing issues across RTL, firmware, and the verification environment.
  • Technical Leadership: Mentor senior and junior engineers, conduct code reviews, and foster a culture of engineering excellence.
  • Automation & Efficiency: Develop scripts and infrastructure to automate regression testing, performance analysis, and coverage closure.

Basic Qualifications

  • Experience: MS in Electrical Engineering, Computer Engineering, or related field with 12 years of relevant experience in ASIC/SoC verification.
  • Core Competency: Expert-level proficiency in SystemVerilog and UVM (Universal Verification Methodology).
  • Architecture: Proven track record of building verification environments from scratch (Agents, Scoreboards, Sequencers, etc.).
  • Protocols: Deep knowledge of standard interface protocols (PCIe, ARM MCU, AMBA/AXI, UCIe).
  • Scripting: Strong proficiency in scripting languages for automation (Python, Perl, Tcl, or Shell).
  • Coverage: Experience defining functional coverage groups and driving logic verification to 100% closure.

Preferred Qualifications

  • Formal Verification: Experience with formal property checking (VC Formal) and writing SVA (SystemVerilog Assertions).
  • Emulation & Acceleration: Hands-on experience with hardware emulation platforms.
  • Processor Knowledge: Familiarity with RISC-V or ARM architecture and coherency protocols.
  • Mixed Signal: Experience in Analog/Mixed-Signal (AMS) verification.
  • Modeling: Experience with C/C or SystemC modeling for reference models.
  • Experience working on digital designs with multiple clock domains and clock dividers
  • Experience in verification of SerDes IP block interfaces in a complex SoC fabric environment
  • Experience in verification of the PCS, PMA SerDes layers and internal SerDes digital backends
  • Experience with verification of HBM memory interfaces (PHY and controller)
  • Experience in formal model equivalence checking tools and verification methodology
  • Programming experience in Python

Salary range: $200,000 - $240,000

Note To Recruiters

Principals only. We are not accepting resumes from recruiters for this position. Remuneration for recruiting activities is only applicable subject to a signed and executed agreement between the parties. Please don’t send candidates to Ayar Labs, and do not contact our managers.

Ayar Labs is an Equal Opportunity Employer and is strongly committed to all policies which will afford equal opportunity employment to all qualified persons without regard to age, sex, national origin, race, color, ethnicity, creed, religion, gender identity, sexual orientation, disability, veteran status, or any other characteristic protected by law. It is the policy of Ayar Labs to provide reasonable accommodation when requested by a qualified applicant or employee with a disability, unless such accommodation would cause an undue hardship. Veterans are more than welcome and encouraged to apply.

Salary : $200,000 - $240,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Principal Engineer, ASIC Verification?

Sign up to receive alerts about other jobs on the Principal Engineer, ASIC Verification career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$86,680 - $110,316
Income Estimation: 
$110,730 - $135,754
Income Estimation: 
$117,033 - $148,289
Income Estimation: 
$205,834 - $254,869
Income Estimation: 
$150,467 - $192,499
Income Estimation: 
$149,289 - $190,988
Income Estimation: 
$97,457 - $126,589
Income Estimation: 
$176,972 - $219,172
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Ayar Labs

  • Ayar Labs San Jose, CA
  • Location: San Jose, CA (on site) Ayar Labs is shattering AI data bottlenecks by moving data at the speed of light. As pioneers of co-packaged optics (CPO),... more
  • 9 Days Ago

  • Ayar Labs San Jose, CA
  • Location: San Jose (on site) Ayar Labs is shattering AI data bottlenecks by moving data at the speed of light. As pioneers of co-packaged optics (CPO), we ... more
  • 10 Days Ago

  • Ayar Labs San Jose, CA
  • Location: San Jose (on-site) Ayar Labs is shattering AI data bottlenecks by moving data at the speed of light. As pioneers of co-packaged optics (CPO), we ... more
  • 12 Days Ago

  • Ayar Labs Boston, MA
  • Location: San Jose, CA (on-site) Ayar Labs is shattering AI data bottlenecks by moving data at the speed of light. As pioneers of co-packaged optics (CPO),... more
  • 1 Day Ago


Not the job you're looking for? Here are some other Principal Engineer, ASIC Verification jobs in the San Jose, CA area that may be a better fit.

  • NOKIA San Jose, CA
  • We are seeking an ASIC Verification Engineer with a solid ASIC/FPGA verification test strategy & development and debugging skills. Working as independent c... more
  • 8 Days Ago

  • NOKIA San Jose, CA
  • In an increasingly connected world, the pandemic has highlighted just how essential telecom networks are to keeping society running. The Network Infrastruc... more
  • 2 Months Ago

AI Assistant is available now!

Feel free to start your new journey!