Demo

Technical Lead Design Verification Engineer

asteralabs
San Jose, CA Full Time
POSTED ON 8/14/2025
AVAILABLE BEFORE 10/14/2025

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

We are looking for Senior Design Verification Engineers with a flair for being a code breaker, ability to come up hybrid mechanisms for verification of complex ASICs. Experience with System Verilog, C, C , Python or other scripting languages would be a plus. Using your coding and problem-solving skills, you will contribute to the functional verification of the designs. You'll be responsible for the full life cycle of verification, from planning to writing tests to debugging, collect and closing coverage. You’ll also work with the software and system validation teams to come up with test plans and executing them in emulation platforms.

Basic qualifications

  • Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is required, and a Masters is preferred.
  • ≥5 years’ experience verifying and validating complex SoC for Server, Storage, and Networking applications.
  • Knowledge of industry-standard simulators, revision control systems, and regression systems.
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, and work with minimal guidance and supervision.
  • Entrepreneurial, open-minded behavior and can-do attitude. Think and act fast with the customer in mind!
  • Authorized to work in the US and start immediately.

Required Experience

  • Experience with full verification lifecycle based on System Verilog/UVM/C/C .
  • Proven ability to mix and deploy hybrid techniques as in both directed and constrained random.
  • Experience with different ways to bug and coverage hunting. Experience in formal methods is a plus.
  • Must be able to work independently to develop test-plans, and related test-sequences to generate stimuli and work collaboratively with RTL designers to debug failures.
  • Identify and write all types of coverage measures for stimulus and corner-cases. Close coverage to identify verification holes for high quality tape-out.

Preferred Experience

  • Working experience with scripting tools (Perl/Python) to automate verification infrastructure.
  • Prior experience using Verification IPs from 3rd party vendors with one or more communication protocols such as PCI-Express (Gen-3 and above), Ethernet, InfiniBand, DDR4/5, NVMe, USB, etc.
  • Working experience with scripting tools (Perl/Python) to automate verification infrastructure.
  • Experience with directed test based methodologies, cache verification and formal methods.

The base salary range is USD 147,000.00 – USD 195,000.00. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ and non-binary people, veterans, parents, and individuals with disabilities.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Technical Lead Design Verification Engineer?

Sign up to receive alerts about other jobs on the Technical Lead Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$86,680 - $110,316
Income Estimation: 
$110,730 - $135,754
Income Estimation: 
$117,033 - $148,289
Income Estimation: 
$103,114 - $138,258
Income Estimation: 
$118,163 - $145,996
Income Estimation: 
$120,777 - $151,022
Income Estimation: 
$129,363 - $167,316
Income Estimation: 
$86,891 - $130,303
Income Estimation: 
$83,086 - $106,052
Income Estimation: 
$83,298 - $131,726
Income Estimation: 
$101,020 - $131,637
Income Estimation: 
$101,020 - $131,637
Income Estimation: 
$95,435 - $126,957
Income Estimation: 
$130,171 - $173,458
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at asteralabs

asteralabs
Hired Organization Address Austin, TX Full Time
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded i...
asteralabs
Hired Organization Address San Jose, CA Full Time
As a Senior Hardware Optical Electrical Engineer at Astera Labs, you will join our dedicated Hardware Engineering team w...
asteralabs
Hired Organization Address San Jose, CA Full Time
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded i...
asteralabs
Hired Organization Address San Jose, CA Full Time
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded i...

Not the job you're looking for? Here are some other Technical Lead Design Verification Engineer jobs in the San Jose, CA area that may be a better fit.

Lead Design Verification Engineer

Alphawave Semi, San Jose, CA

AI Assistant is available now!

Feel free to start your new journey!