Demo

Senior DFT Design Engineer

Altera
San Jose, CA Full Time
POSTED ON 3/14/2026
AVAILABLE BEFORE 4/21/2026
Job Details

Job Description:

About Altera

Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation.

Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets.

Join us on our journey to becoming the world’s #1 FPGA company!

About The Role

The Altera DFT team is looking for a motivated Senior DFT (Design for Testability) Design Engineer to join an industry-leading IC design organization. This is an opportunity to work on cutting-edge technologies including FPGA, processor, DSP, SERDES, IO, 2.5D/3D multi-die packaging, and other advanced solutions that will drive future innovation.

As a Senior DFT Design Engineer, you will be responsible for DFT architecture and implementation, including DFT specifications, test logic insertion, test mode timing constraints, ATPG, and pre-silicon validation. You will also contribute to the development of DFT methodologies and flows to improve pre-silicon and post-silicon validation processes.

This role provides the opportunity to work closely with IP and integration design teams to understand design and functional behaviors of complex circuits, as well as with test development teams to meet manufacturing test requirements for coverage, cost, yield, and silicon bring-up/debug.

Responsibilities

  • Define and implement DFT architectures and specifications for FPGA, processors, DSP, SERDES, IO, and multi-die designs.
  • Perform test logic insertion, ATPG pattern generation, and pre-silicon validation for manufacturability and quality.
  • Collaborate with IP and integration design teams to align DFT features with design functionality and timing.
  • Partner with test development teams to support silicon bring-up, debug, and production readiness.
  • Contribute to DFT methodology and automation flows to enhance scalability and efficiency.
  • Ensure manufacturability goals are met, including test coverage, test cost optimization, yield improvement, and debug support.

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.

$142,600 - $206,500 USD

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations.

Qualifications

Minimum Qualifications:

Bachelor’s Degree In Electrical Engineering, Computer Engineering, Or Related Field With 7 Years Of Industry Experience In The Following – OR – Master’s Degree In Electrical Engineering, Computer Engineering, Or Related Field With 5 Years Of Industry Experience In The Following

  • Experience in DFT design and verification at both RTL and gate level.
  • Experience in EDA tools such as synthesis and scan insertion tools, ATPG tools, simulation and debug tools, STA tools
  • Design automation experience and proficiency in scripting languages such as Perl/TCL

Preferred Qualifications

  • Experience with test compression, BIST (MBIST/LBIST), and advanced fault models.
  • Prior experience with 2.5D/3D multi-die designs and high-speed IO/SerDes DFT.

Job Type

Regular

Shift

Shift 1 (United States of America)

Primary Location:

San Jose, California, United States

Additional Locations:

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Salary : $142,600 - $206,500

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior DFT Design Engineer?

Sign up to receive alerts about other jobs on the Senior DFT Design Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Employees: Get a Salary Increase
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Altera

  • Altera San Jose, CA
  • Job Details Job Description: At Altera, our independence as the world’s largest pure‑play FPGA solutions provider gives us the focus, speed, and agility to... more
  • 10 Days Ago

  • Altera Austin, TX
  • Job Details Job Description: About The Role Join our high‑performance Silicon Validation team and play a key role in enabling next‑generation high‑speed FP... more
  • 11 Days Ago

  • Altera Austin, TX
  • Job Details Job Description: About The Role Silicon Validation Graduate Intern is expected to do hands-on content development and debug in pre/post-Si vali... more
  • 12 Days Ago

  • Altera Minnesota, MN
  • Job Details Job Description: Join Altera as a Field Sales Engineer! The Field Sales Engineer role focuses on enabling, influencing, and supporting Altera's... more
  • 13 Days Ago


Not the job you're looking for? Here are some other Senior DFT Design Engineer jobs in the San Jose, CA area that may be a better fit.

  • Etched San Jose, CA
  • About Etched Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatica... more
  • 14 Days Ago

  • NVIDIA and Careers Santa Clara, CA
  • NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern c... more
  • 1 Month Ago

AI Assistant is available now!

Feel free to start your new journey!