Demo

Staff Engineer, Physical Design

31 MSI - (Marvell Semiconductor Inc.) US
Santa Clara, CA Full Time
POSTED ON 11/25/2025
AVAILABLE BEFORE 1/25/2026
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. Your Team, Your Impact As a Staff Engineer, Physical Design at Marvell Technology, you will be a key part of a highly skilled global team focused on designing next-generation optical module chips for the high-performance computing AI/ML architecture space. Our custom DSP solutions power critical infrastructure in markets such as data center, connectivity, and optical module. You will work at the forefront of advanced CMOS process technology, contributing to both physical design and the development of efficient design methodologies. What You Can Expect In this role, you will play an essential part in developing and implementing the physical design flow for Marvell’s high-performance, low-power cutting-edge chips. You will work on synthesis, place and route, PGV, and timing analysis for complex logic blocks, ensuring that they meet Marvell’s stringent performance, power, and area targets. Furthermore, you’ll be involved in full-chip floorplanning, partition and design planning activities. By enhancing and maintaining the Place and Route flow using industry-standard EDA tools, you’ll enable seamless tape-outs and help drive Marvell’s continued leadership in the semiconductor industry. Your collaboration with the RTL design and global timing teams will ensure smooth end-to-end design processes and successful delivery of best-in-class products. As the industry evolves, your contributions to methodologies will drive optimization and innovation for future technologies. What Can You Expect Physical Design Execution: Perform synthesis, floor planning, place and route, clock tree synthesis, PGV, and timing analysis on complex blocks. You will ensure that designs meet performance, power, and area goals across advanced technology nodes like 5nm, 3nm, and 2nm. Methodology Development: Work on Place and Route methodology for efficient and robust design processes, enhancing Marvell’s physical design flow. You will be tasked with maintaining and supporting these methodologies to ensure continued improvements in efficiency and accuracy. Timing and Logic ECOs: Develop and implement timing and logic Engineering Change Orders (ECOs) while closely collaborating with RTL teams to address congestion and timing issues. Cross-functional Collaboration: Work closely with the frontend design and global timing teams to resolve block-level timing issues, ensuring a smooth tape-out process. Innovative Challenges: Tackle complex, multi-disciplinary challenges and play a key role in driving technology advancements in optical DSP chip designs. Your role is a critical interface between backend design, frontend design, and methodology teams. What We're Looking For Educational Background: Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 3-5 years of related professional experience OR Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 2-3 years of experience. Coursework and projects must include digital logic design, circuit testing, and timing analysis. Professional Experience: At least 2 years of related experience in physical design, with a proven track record of successful tape-outs, preferably top-level implementation. Experience with advanced technology nodes such as 5nm, 3nm, or below is highly desirable. Experience with chiplet-based architectures and full-chip physical design a plus. Experience in static timing analysis (STA), with a focus on timing closure is highly desirable. Hands-On Expertise: Strong experience with industry-standard EDA tools, including synthesis, floor planning, place and route, clock tree synthesis, timing closure, EMIR, and physical verification. Physical Design Methodologies: Proven experience working with RTL-to-GDS flows, including experience with digital logic and computer architecture using Verilog/VHDL. Familiarity with timing analysis and congestion resolution is crucial. Scripting Skills: Demonstrable proficiency in scripting languages such as Perl, tcl, and Python for automation and workflow enhancement. Communication & Teamwork: Excellent communication skills and a proven ability to work effectively in a collaborative, team-oriented environment. Problem-Solving: Drive and ability to troubleshoot and resolve complex timing and physical design issues at block and partition levels. Expected Base Pay Range (USD) 105,470 - 158,000, $ per annum The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions. Additional Compensation and Benefit Elements At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status. Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com. #LI-VM1 Join our talent community to hear about company news, job openings and events. Join our Talent Community! Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. Recruitment fraud is a well-known way that third parties try to get personal information or to steal money from you. Please review Marvell’s guidance here to learn more on how you can protect yourself.

Salary.com Estimation for Staff Engineer, Physical Design in Santa Clara, CA
$138,566 to $164,342
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Staff Engineer, Physical Design?

Sign up to receive alerts about other jobs on the Staff Engineer, Physical Design career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$137,294 - $170,650
Income Estimation: 
$170,210 - $214,735
Income Estimation: 
$73,784 - $86,677
Income Estimation: 
$90,372 - $103,622
Income Estimation: 
$61,825 - $80,560
Income Estimation: 
$90,032 - $105,965
Income Estimation: 
$85,996 - $102,718
Income Estimation: 
$85,996 - $102,718
Income Estimation: 
$111,859 - $131,446
Income Estimation: 
$110,457 - $133,106
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$122,763 - $145,698
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$136,611 - $163,397
Income Estimation: 
$135,163 - $163,519
Income Estimation: 
$131,953 - $159,624
Income Estimation: 
$150,859 - $181,127
Income Estimation: 
$162,237 - $199,353
Income Estimation: 
$222,110 - $256,974
Income Estimation: 
$224,976 - $270,947
Income Estimation: 
$205,834 - $254,869
Income Estimation: 
$242,530 - $287,120
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at 31 MSI - (Marvell Semiconductor Inc.) US

31 MSI - (Marvell Semiconductor Inc.) US
Hired Organization Address Morrisville, NC Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
31 MSI - (Marvell Semiconductor Inc.) US
Hired Organization Address Santa Clara, CA Other
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
31 MSI - (Marvell Semiconductor Inc.) US
Hired Organization Address Westlake Village, CA Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
31 MSI - (Marvell Semiconductor Inc.) US
Hired Organization Address Santa Clara, CA Other
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...

Not the job you're looking for? Here are some other Staff Engineer, Physical Design jobs in the Santa Clara, CA area that may be a better fit.

Staff Physical Design Engineer

Marvell Semiconductor, Inc., Santa Clara, CA

Staff Physical Design Engineer

31 MSI - (Marvell Semiconductor Inc.) US, Santa Clara, CA

AI Assistant is available now!

Feel free to start your new journey!